Monte Cimone: Paving the Road for the First Generation of RISC-V High-Performance Computers

被引:8
|
作者
Bartolini, Andrea [1 ]
Ficarelli, Federico [2 ]
Parisi, Emanuele [1 ]
Beneventi, Francesco [1 ]
Barchi, Francesco [1 ]
Gregori, Daniele [3 ]
Magugliani, Fabrizio [3 ]
Cicala, Marco [3 ]
Gianfreda, Cosimo [3 ]
Cesarini, Daniele [2 ]
Acquaviva, Andrea [1 ]
Benini, Luca [1 ,4 ]
机构
[1] Univ Bologna, DEI, Bologna, Italy
[2] CINECA SCAI, Casalecchio Di Reno, Italy
[3] E4 Comp Engn, Scandiano, Italy
[4] ETH Zurich Univ, Zurich, Switzerland
关键词
RISC-V; HPC; Power and Performance;
D O I
10.1109/SOCC56010.2022.9908096
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The new open and royalty-free RISC-V ISA is attracting interest across the whole computing continuum, from microcontrollers to supercomputers. High-performance RISC-V processors and accelerators have been announced, but RISC-V-based HPC systems will need a holistic co-design effort, spanning memory, storage hierarchy interconnects and full software stack. In this paper, we describe Monte Cimone, a fully-operational multi-blade computer prototype and hardware-software test-bed based on U740, a double-precision capable multi-core, 64-bit RISC-V SoC. Monte Cimone does not aim to achieve strong floating-point performance, but it was built with the purpose of "priming the pipe" and exploring the challenges of integrating a multi-node RISC-V cluster capable of providing an HPC production stack including interconnect, storage and power monitoring infrastructure on RISC-V hardware. We present the results of our hardware/software integration effort, which demonstrate a remarkable level of software and hardware readiness and maturity - showing that the first generation of RISC-V HPC machines may not be so far in the future.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 45 条
  • [21] High-performance computers: The next generation (part II)
    Messina, P
    COMPUTERS IN PHYSICS, 1997, 11 (06): : 598 - 610
  • [22] Rapid Generation of High-Quality RISC-V Processors from Functional Instruction Set Specifications
    Liu, Gai
    Primmer, Joseph
    Zhang, Zhiru
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [23] Structured DFT Development Approach for Chisel-Based High Performance RISC-V Processors
    Zhang, Bin
    Cai, Ye
    He, Zhiheng
    Liang, Sen
    He, Wei
    2023 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA, 2023,
  • [24] RvDfi: A RISC-V Architecture With Security Enforcement by High Performance Complete Data-Flow Integrity
    Feng, Lang
    Huang, Jiayi
    Li, Luyi
    Zhang, Haochen
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (10) : 2499 - 2512
  • [25] Vitruvius plus : An Area-Efficient RISC-V Decoupled Vector Coprocessor for High Performance Computing Applications
    Minervini, Francesco
    Palomar, Oscar
    Unsal, Osman
    Reggiani, Enrico
    Quiroga, Josue
    Marimon, Joan
    Rojas, Carlos
    Figueras, Roger
    Ruiz, Abraham
    Gonzalez, Alberto
    Mendoza, Jonnatan
    Vargas, Ivan
    Hernandez, Cesar
    Cabre, Joan
    Khoirunisya, Lina
    Bouhali, Mustapha
    Pavon, Julian
    Moll, Francesc
    Olivieri, Mauro
    Kovac, Mario
    Kovac, Mate
    Dragic, Leon
    Valero, Mateo
    Cristal, Adrian
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2023, 20 (02)
  • [26] Low-power high-performance 32-bit RISC-V microcontroller on 65-nm silicon-on-thin-BOX (SOTB)
    Hoang T.-T.
    Duran C.
    Nguyen K.-D.
    Dang T.-K.
    Quang Nhu Q.N.
    Than P.H.
    Tran X.-T.
    Le D.-H.
    Tsukamoto A.
    Suzaki K.
    Pham C.-K.
    IEICE Electron. Express, 2020, 20 (1-6): : 1 - 6
  • [27] BATAGE-BFNP: A High-Performance Hybrid Branch Predictor with Data-Dependent Branches Speculative Pre-execution for RISC-V Processors
    Dang, Nhat Minh
    Cao, Hai Xuan
    Tran, Linh
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2023, 48 (08) : 10299 - 10312
  • [28] Low-power high-performance 32-bit RISC-V microcontroller on 65-nm silicon-on-thin-BOX (SOTB)
    Hoang, Trong-Thuc
    Duran, Ckristian
    Nguyen, Khai-Duy
    Dang, Tuan-Kiet
    Nhu, Quynh Nguyen Quang
    Than, Phuc Hong
    Tran, Xuan-Tu
    Le, Duc-Hung
    Tsukamoto, Akira
    Suzaki, Kuniyasu
    Pham, Cong-Kha
    IEICE ELECTRONICS EXPRESS, 2020, 17 (20):
  • [29] TAIGA: A NEW RISC-V SOFT-PROCESSOR FRAMEWORK ENABLING HIGH PERFORMANCE CPU ARCHITECTURAL FEATURES
    Matthews, Eric
    Shannon, Lesley
    2017 27TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2017,
  • [30] BATAGE-BFNP: A High-Performance Hybrid Branch Predictor with Data-Dependent Branches Speculative Pre-execution for RISC-V Processors
    Nhat Minh Dang
    Hai Xuan Cao
    Linh Tran
    Arabian Journal for Science and Engineering, 2023, 48 : 10299 - 10312