Monte Cimone: Paving the Road for the First Generation of RISC-V High-Performance Computers

被引:8
|
作者
Bartolini, Andrea [1 ]
Ficarelli, Federico [2 ]
Parisi, Emanuele [1 ]
Beneventi, Francesco [1 ]
Barchi, Francesco [1 ]
Gregori, Daniele [3 ]
Magugliani, Fabrizio [3 ]
Cicala, Marco [3 ]
Gianfreda, Cosimo [3 ]
Cesarini, Daniele [2 ]
Acquaviva, Andrea [1 ]
Benini, Luca [1 ,4 ]
机构
[1] Univ Bologna, DEI, Bologna, Italy
[2] CINECA SCAI, Casalecchio Di Reno, Italy
[3] E4 Comp Engn, Scandiano, Italy
[4] ETH Zurich Univ, Zurich, Switzerland
关键词
RISC-V; HPC; Power and Performance;
D O I
10.1109/SOCC56010.2022.9908096
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The new open and royalty-free RISC-V ISA is attracting interest across the whole computing continuum, from microcontrollers to supercomputers. High-performance RISC-V processors and accelerators have been announced, but RISC-V-based HPC systems will need a holistic co-design effort, spanning memory, storage hierarchy interconnects and full software stack. In this paper, we describe Monte Cimone, a fully-operational multi-blade computer prototype and hardware-software test-bed based on U740, a double-precision capable multi-core, 64-bit RISC-V SoC. Monte Cimone does not aim to achieve strong floating-point performance, but it was built with the purpose of "priming the pipe" and exploring the challenges of integrating a multi-node RISC-V cluster capable of providing an HPC production stack including interconnect, storage and power monitoring infrastructure on RISC-V hardware. We present the results of our hardware/software integration effort, which demonstrate a remarkable level of software and hardware readiness and maturity - showing that the first generation of RISC-V HPC machines may not be so far in the future.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 45 条
  • [1] Poster: Meet Monte Cimone: Exploring RISC-V High Performance Compute Clusters
    Ficarelli, Federico
    Bartolini, Andrea
    Parisi, Emanuele
    Beneventi, Francesco
    Barchi, Francesco
    Gregori, Daniele
    Magugliani, Fabrizio
    Cicala, Marco
    Gianfreda, Cosimo
    Cesarini, Daniele
    Acquaviva, Andrea
    Benini, Luca
    PROCEEDINGS OF THE 19TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS 2022 (CF 2022), 2022, : 207 - 208
  • [2] High-Performance RISC-V Emulation
    Lupori, Leandro
    do Rosario, Vanderson Martins
    Borin, Edson
    HIGH PERFORMANCE COMPUTING SYSTEMS, WSCAD 2018, 2020, 1171 : 135 - 151
  • [3] Towards a High-Performance RISC-V Emulator
    Lupori, Leandro
    do Rosario, Vanderson Martins
    Borin, Edson
    2018 SYMPOSIUM ON HIGH PERFORMANCE COMPUTING SYSTEMS (WSCAD 2018), 2018, : 213 - 220
  • [4] High-performance RISC-V processor with improved dispatch and commit schemes
    He, Jiongrui
    Ko, Seok-Bum
    2020 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2020,
  • [5] Toward Developing High-Performance RISC-V Processors Using Agile Methodology
    Xu, Yinan
    Yu, Zihao
    Tang, Dan
    Cai, Ye
    Huan, Dandan
    He, Wei
    Sun, Ninghui
    Bao, Yungang
    IEEE MICRO, 2023, 43 (04) : 98 - 106
  • [6] Evaluating ARM and RISC-V Architectures for High-Performance Computing with Docker and Kubernetes
    Dakic, Vedran
    Mrsic, Leo
    Kunic, Zdravko
    Dambic, Goran
    ELECTRONICS, 2024, 13 (17)
  • [7] WFAsic: A High-Performance ASIC Accelerator for DNA Sequence Alignment on a RISC-V SoC
    Haghi, Abbas
    Alvarez, Lluc
    Fornt, Jordi
    de Haro Ruiz, Juan Miguel
    Figueras, Roger
    Doblas, Max
    Marco-Sola, Santiago
    Moreto, Miguel
    PROCEEDINGS OF THE 52ND INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, ICPP 2023, 2023, : 392 - 401
  • [8] ZeroVex: A Scalable and High-performance RISC-V Vector Processor Core for Embedded Systems
    Zhao, Tenghao
    Ye, Zhaohui
    2024 IEEE 35TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, ASAP 2024, 2024, : 32 - 33
  • [9] A High-Performance Core Micro-Architecture Based on RISC-V ISA for Low Power Applications
    Bora, Satyajit
    Paily, Roy
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (06) : 2132 - 2136
  • [10] FPUx: High-Performance Floating-Point Support for Cost-Constrained RISC-V Cores
    Lin, Xian
    Liu, Heming
    Zheng, Xin
    Gao, Huaien
    Cai, Shuting
    Xiong, Xiaoming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (10) : 1945 - 1949