Self-Sufficient Clock Jitter Measurement Methodology Using Dithering-Based Calibration

被引:1
|
作者
Lee, Yi-Hsuan [1 ]
Chen, Wei-Hao [1 ]
Huang, Shi-Yu [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Taipei, Taiwan
关键词
Phase-Locked Loop; Peak-to-Peak Jitter; Jitter Measurement; Time-to-Digital Converter; Calibration; COMPILER; PLL;
D O I
10.1109/ITC-Asia58802.2023.10301177
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For a Phase-Locked Loop (PLL), the variation of its output clock cycle time known as clock jitter is an important performance metric. A complete online clock jitter measurement is often performed in two stages - quantization of the clock cycle times into digital codes, and calibration of the digital codes into absolute jitter information in pico-seconds. The latter stage could be challenging as it requires accurate training clock signals as references. In this article, we propose a dithering-based scheme to resolve this issue with ease. For a cell-based PLL using a 90nm CMOS process, the post-layout transistor-level simulation supports that this is a simple yet effective method.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Self-sufficient heterogeneous biocatalysis systems based on NAD(P) recycling: new perspectives on construction
    Liu, Si
    Wang, Zhenfu
    Wang, Lijie
    Zhang, Songping
    Sun, Yan
    CATALYSIS REVIEWS-SCIENCE AND ENGINEERING, 2025, 67 (01): : 130 - 172
  • [42] Energy Evaluation of a PV-Based Test Facility for Assessing Future Self-Sufficient Buildings
    Amato, Angela
    Bilardo, Matteo
    Fabrizio, Enrico
    Serra, Valentina
    Spertino, Filippo
    ENERGIES, 2021, 14 (02)
  • [43] Performance Study of Self-sufficient and Renewables Based Electricity Supply of a Hospital in the Near East Region
    Mushtaha, M.
    Krost, G.
    2012 IEEE POWER AND ENERGY SOCIETY GENERAL MEETING, 2012,
  • [44] Diagnostics Using Self-Sufficient Wireless Sensor Network for a Condition-Based Maintenance Strategy Strategy for Tram Bearing Diagnostics
    Wolf, Maik
    Hofbauer, Julian
    Rudolph, Mathias
    2016 13TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2016, : 518 - 522
  • [45] Design of a Clock Jitter Reduction Circuit Using Gated Phase Blending Between Self-Delayed Clock Edges
    Niitsu, Kiichi
    Harigai, Naohiro
    Hirabayashi, Daiki
    Oki, Daiki
    Sakurai, Masato
    Kobayashi, Osamu
    Yamaguchi, Takahiro J.
    Kobayashi, Haruo
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 103 - 104
  • [46] Constant-Rate Clock Recovery and Jitter Measurement on Deep Memory Waveforms Using Dataflow
    Liu, Yanzhou
    Barford, Lee
    Bhattacharyya, Shuvra S.
    2015 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2015, : 1590 - 1595
  • [47] Hundred femtosecond jitter measurement using dual-channel ADC with imprecise clock stimulus
    Cetin, E.
    Kuyel, T.
    ELECTRONICS LETTERS, 2012, 48 (24) : 1525 - U11
  • [48] Decentralized Energy Management of Power Networks with Distributed Generation using Periodical Self-Sufficient Repartitioning Approach
    Ananduta, Wicak
    Ocampo-Martinez, Carlos
    2019 AMERICAN CONTROL CONFERENCE (ACC), 2019, : 3230 - 3235
  • [49] Sequence-based screening for self-sufficient P450 monooxygenase from a metagenome library
    Kim, B.S.
    Kim, S.Y.
    Park, J.
    Park, W.
    Hwang, K.Y.
    Yoon, Y.J.
    Oh, W.K.
    Kim, B.Y.
    Ahn, J.S.
    Journal of Applied Microbiology, 2007, 102 (05): : 1392 - 1400
  • [50] Assembling ruthenium-based nanocomposite with self-sufficient electron donors for efficiently treating bromate wastewater
    Chen, Ningyi
    Xuan, Chunwei
    Lv, Sijie
    Xu, Chenqi
    Pan, Junyin
    Zhang, Qingrui
    Pan, Bingjun
    CHEMICAL ENGINEERING JOURNAL, 2025, 505