A four-quadrant analog multiplier using DTMOS for low power applications

被引:4
|
作者
Ozer, Emre [1 ]
Basak, Muhammed Emin [2 ]
Kacar, Firat [3 ]
机构
[1] Istanbul Univ Cerrahpasa, Dept Elect & Energy, TR-34500 Istanbul, Turkey
[2] Yildiz Tech Univ, Fac Naval Architecture & Maritime, Istanbul, Turkey
[3] Istanbul Univ Cerrahpasa, Dept Elect & Elect Engn, Istanbul, Turkey
关键词
Analog multiplier; four-quadrant; saturation region; DTMOS; CMOS CURRENT-MODE; LOW-VOLTAGE; DESIGN;
D O I
10.1080/00207217.2022.2062795
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The four-quadrant analog multipliers (FQAM) are widely used in signal processing applications such as amplitude modulation, frequency doubling, and adaptive filters. In this paper, a FQAM has been realised in dynamic threshold voltage MOSFET (DTMOS) technology. It relies on the square-law characteristics of the MOS transistor. Several simulations have been carried out to assess the operation of the proposed FQAM. The supply voltage is set to +/- 0.2 V, and 68 mu W power consumption is determined. The input signal can be applied to the full scale of the supply voltage. The bandwidth is 22.86 MHz, and the output signal's total harmonic distortion (THD) is less than 2%. Intermodulation products of the output signal have been calculated. Monte Carlo and temperature simulations have been performed in a way that confirms the robustness of the circuit against the technological spread. In summary, low power consumption, wide bandwidth, and linearity are the advantages of the proposed circuit.
引用
收藏
页码:753 / 767
页数:15
相关论文
共 50 条
  • [31] Four-quadrant analog multiplier based on CMOS inverters
    Witold Machowski
    Stanisław Kuta
    Jacek Jasielski
    Analog Integrated Circuits and Signal Processing, 2008, 55 : 249 - 259
  • [32] FOUR-QUADRANT ANALOG MULTIPLIER DOES MANY JOBS
    不详
    CONTROL ENGINEERING, 1969, 16 (11) : 76 - &
  • [33] A new wideband BiCMOS four-quadrant analog multiplier
    Hamed, HF
    Farg, FA
    El-Hakeem, MSA
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 729 - 732
  • [34] DTMOS based four-quadrant multiplier/divider with voltage difference transconductance amplifier
    Motkuri Krishna
    Bal Chand Nagar
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 371 - 386
  • [35] DTMOS based four-quadrant multiplier/divider with voltage difference transconductance amplifier
    Krishna, Motkuri
    Nagar, Bal Chand
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (02) : 371 - 386
  • [36] Four-quadrant analog multiplier based on CMOS inverters
    Machowski, Witold
    Kuta, Stanistaw
    Jasielski, Jacek
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 55 (03) : 249 - 259
  • [37] A 1.2 V CMOS four-quadrant analog multiplier
    Hsiao, SY
    Wu, CY
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 241 - 244
  • [38] CMOS Design and Analysis of Four-Quadrant Analog Multiplier Circuit for LF Applications
    Gond, Abhishek Kumar
    Pandit, Soumya
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION, DEVICES AND COMPUTING, 2020, 602 : 279 - 289
  • [39] A four-quadrant subthreshold mode multiplier for analog neural-network applications
    Coue, D
    Wilson, G
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 1996, 7 (05): : 1212 - 1219
  • [40] A low-voltage, low-power, high-linearity CMOS four-quadrant analog multiplier
    Sawigun, Chutham
    Demosthenous, Andreas
    Pal, Dipankar
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 751 - +