Optimal Weight-Splitting in Resistive Random Access Memory-Based Computing-in-Memory Macros

被引:4
|
作者
Song, Choongseok [1 ]
Kim, Jeeson [1 ]
Jeong, Doo Seok [1 ]
机构
[1] Hanyang Univ, Div Mat Sci & Engn, 222 Wangsimni Ro, Seoul 04763, South Korea
基金
新加坡国家研究基金会;
关键词
computing-in-memory; mixed signal-based CIM; optimal weight-spliting; RRAM-based CIM macro; SAR ADC; MEMRISTOR; DEVICES; RRAM;
D O I
10.1002/aisy.202200289
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Computing-in-memory (CIM) is considered a feasible solution to the acceleration of multiply-accumulate (MAC) operations at low power. The key to CIM is parallel MAC operations in the memory domain, and thus reductions in power consumption and memory-access latency. Resistive random access memory (RRAM) can be a good candidate for the memory for CIM given its data nonvolatility, high data density, low-latency read-out, multilevel representation, and inherent current accumulation capability. Particularly, the last two attributes offer analog MAC operations in parallel in the memory domain. However, the fully analog MAC operation scheme causes significant power and area overheads for its peripheral circuits, particularly, analog-to-digital converters. To compensate for these downsides using digital processing, a method for sub-array-wise partial MAC operations over weight-resistors that are optimally split to minimize power and area overheads for the peripheral circuits is proposed. The simulations performed highlight the optimal sub-array of 4xw/2 in size. That is, weight-splitting such that a single w-bit weight is represented by w/2 RRAM cells, i.e., 2-bit for each cell. For 8-bit weights, the figure of merit (FOM) for this optimal case reaches approximate to 28.3x FOM for the case of no weight-splitting.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] An energy efficient and high speed architecture for convolution computing based on binary resistive random access memory
    Liu, Chen
    Han, Runze
    Zhou, Zheng
    Huang, Peng
    Liu, Lifeng
    Liu, Xiaoyan
    Kang, Jinfeng
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)
  • [42] A Novel Computing-in-Memory Platform Based on Hybrid Spintronic/CMOS Memory
    Yang, Zhi
    He, Kuiqing
    Zhang, Zeqing
    Lu, Yao
    Li, Zheng
    Wang, Yijiao
    Wang, Zhaohao
    Zhao, Weisheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (04) : 1698 - 1705
  • [43] Implementation of Artificial Neural Networks Using Magnetoresistive Random-Access Memory-Based Stochastic Computing Units
    Shao, Yixin
    Sinaga, Sisilia Lamsari
    Sunmola, Idris O.
    Borland, Andrew S.
    Carey, Matthew J.
    Katine, Jordan A.
    Lopez-Dominguez, Victor
    Amiri, Pedram Khalili
    IEEE MAGNETICS LETTERS, 2021, 12
  • [44] Resistive random access memory: introduction to device mechanism, materials and application to neuromorphic computing
    Furqan Zahoor
    Fawnizu Azmadi Hussin
    Usman Bature Isyaku
    Shagun Gupta
    Farooq Ahmad Khanday
    Anupam Chattopadhyay
    Haider Abbas
    Discover Nano, 18
  • [45] Resistive random access memory: introduction to device mechanism, materials and application to neuromorphic computing
    Zahoor, Furqan
    Hussin, Fawnizu Azmadi
    Isyaku, Usman Bature
    Gupta, Shagun
    Khanday, Farooq Ahmad
    Chattopadhyay, Anupam
    Abbas, Haider
    DISCOVER NANO, 2023, 18 (01)
  • [46] Relaxation Signal Analysis and Optimization of Analog Resistive Random Access Memory for Neuromorphic Computing
    Yang, Siyao
    Hu, Qi
    Gao, Bin
    Tang, Jianshi
    Xu, Feng
    Lu, Yuyao
    Yao, Peng
    Xi, Yue
    Qian, He
    Wu, Huaqiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 560 - 566
  • [47] Electrothermal Effects on Reliability of Vertical Resistive Random Access Memory Array by Parallel Computing
    Xie, Hao
    Zhu, Guodong
    Xu, Xingxing
    Zhang, Shuo
    Yin, Wen-Yan
    Chen, Wenchao
    Chen, Yazhou
    Chen, Jixin
    2019 12TH INTERNATIONAL WORKSHOP ON THE ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS (EMC COMPO 2019), 2019, : 287 - 289
  • [48] Investigation of Resistive Switching in Bipolar TaOx-based Resistive Random Access Memory
    Zhuo, V. Y. -Q.
    Jiang, Y.
    Sze, J. Y.
    Zhang, Z.
    Pan, J. S.
    Zhao, R.
    Shi, L. P.
    Chong, T. C.
    Robertson, J.
    2012 12TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM, 2012, : 64 - 67
  • [49] Glucose-based resistive random access memory for transient electronics
    Park, Sung Pyo
    Kim, Hee Jun
    Lee, Jin Hyeok
    Kim, Hyun Jae
    JOURNAL OF INFORMATION DISPLAY, 2019, 20 (04) : 231 - 237
  • [50] Sparsity-Aware Clamping Readout Scheme for High Parallelism and Low Power Nonvolatile Computing-in-Memory based on Resistive Memory
    Wang, Linfang
    Ye, Wang
    An, Junjie
    Dou, Chunmeng
    Liu, Qi
    Chang, Meng-Fan
    Liu, Ming
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,