HAMSA-DI: A Low-Power Dual-Issue RISC-V Core Targeting Energy-Efficient Embedded Systems

被引:6
|
作者
Kra, Yehuda [1 ]
Shoshan, Yonatan [1 ]
Rudin, Yehuda [1 ]
Teman, Adam [1 ]
机构
[1] Bar Ilan Univ, Fac Engn, Emerging Nanoscaled Integrated Circuits & Syst EnI, IL-5290002 Ramat Gan, Israel
关键词
RISC-V; embedded processor; dual-issue; low-power; small-footprint; energy-efficient;
D O I
10.1109/TCSI.2023.3323425
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The RISC-V architecture has recently emerged as a popular open source option for the design of general purpose cores with a wide spectrum of operating specifications. In this paper, we present HAMSA-DI, a small footprint, energy-efficient, embedded RISC-V core, featuring a dynamically scheduled, in-order, dual-issue processing pipeline, supporting the popular Xpulp extensions. The proposed cost-effective dual-issue implementation provides a significant performance boost and improved energy-efficiency over baseline low-power cores under common benchmarks. These include a CoreMark score of 3.48 CM/MHz ( + 22%) and an Embench score of 1.3 ( + 13%) with certain benchmarks displaying as much as 22% less energy than the baseline core. The proposed design was fabricated as part of a 16 nm test chip, running at 1 GHz with an 0.8V supply voltage. Silicon measurements demonstrate that the proposed core can improve performance by as much as 8for programs operating with full dual-issue utilization with energy-efficiency improving by as much as 6.5, as compared to compiled code on a single-issue core.
引用
收藏
页码:223 / 236
页数:14
相关论文
共 21 条