HAMSA-DI: A Low-Power Dual-Issue RISC-V Core Targeting Energy-Efficient Embedded Systems

被引:6
|
作者
Kra, Yehuda [1 ]
Shoshan, Yonatan [1 ]
Rudin, Yehuda [1 ]
Teman, Adam [1 ]
机构
[1] Bar Ilan Univ, Fac Engn, Emerging Nanoscaled Integrated Circuits & Syst EnI, IL-5290002 Ramat Gan, Israel
关键词
RISC-V; embedded processor; dual-issue; low-power; small-footprint; energy-efficient;
D O I
10.1109/TCSI.2023.3323425
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The RISC-V architecture has recently emerged as a popular open source option for the design of general purpose cores with a wide spectrum of operating specifications. In this paper, we present HAMSA-DI, a small footprint, energy-efficient, embedded RISC-V core, featuring a dynamically scheduled, in-order, dual-issue processing pipeline, supporting the popular Xpulp extensions. The proposed cost-effective dual-issue implementation provides a significant performance boost and improved energy-efficiency over baseline low-power cores under common benchmarks. These include a CoreMark score of 3.48 CM/MHz ( + 22%) and an Embench score of 1.3 ( + 13%) with certain benchmarks displaying as much as 22% less energy than the baseline core. The proposed design was fabricated as part of a 16 nm test chip, running at 1 GHz with an 0.8V supply voltage. Silicon measurements demonstrate that the proposed core can improve performance by as much as 8for programs operating with full dual-issue utilization with energy-efficiency improving by as much as 6.5, as compared to compiled code on a single-issue core.
引用
收藏
页码:223 / 236
页数:14
相关论文
共 21 条
  • [1] A low-cost synthesizable RISC-V dual-issue processor core leveraging the compressed Instruction Set Extension
    Patsidis, Karyofyllis
    Konstantinou, Dimitris
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 61 : 1 - 10
  • [2] Integration of Posit Arithmetic in RISC-V Targeting Low-Power Computations
    Mallasen, David
    Murillo, Raul
    Del Barrio, Alberto A.
    Botella, Guillermo
    Prieto-Matias, Manuel
    2024 IEEE 24TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO 2024, 2024, : 352 - 357
  • [3] An Energy Consumption Benchmark for a Low-Power RISC-V Core Aimed at Implantable Medical Devices
    Molina-Robles, Roberto
    Arnaud, Alfredo
    Miguez, Matias
    Gak, Joel
    Chacon-Rodriguez, Alfonso
    Garcia-Ramirez, Ronny
    IEEE EMBEDDED SYSTEMS LETTERS, 2023, 15 (02) : 57 - 60
  • [4] Asynchronous DSP for low-power energy-efficient embedded systems
    Shi, Yiqiong
    Gwee, Bah-Hwee
    Chang, Joseph
    MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (03) : 318 - 328
  • [5] Low-Power Magnetic Displacement Sensor Based on RISC-V Embedded System
    Sun, Tao
    Song, Yue
    Yang, Huiyun
    SENSORS, 2024, 24 (13)
  • [6] A Survey on IEEE 1588 Implementation for RISC-V Low-Power Embedded Devices
    Arteaga, Alejandro
    Muguira, Leire
    Jimenez, Jaime
    Garate, Jose Ignacio
    Cuellar, Armando Astarloa
    ELECTRONICS, 2024, 13 (02)
  • [7] MX: Enhancing RISC-V's Vector ISA for Ultra-Low Overhead, Energy-Efficient Matrix Multiplication
    Perotti, Matteo
    Zhang, Yichao
    Cavalcante, Matheus
    Mustafa, Enis
    Benini, Luca
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [8] Low-Power License Plate Detection and Recognition on a RISC-V Multi-Core MCU-based Vision System
    Lamberti, Lorenzo
    Rusci, Manuele
    Fariselli, Marco
    Paci, Francesco
    Benini, Luca
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [9] Hardware Acceleration of Authenticated Encryption with Associated Data via RISC-V Instruction Set Extensions in Low Power Embedded Systems
    Gewehr, Carlos
    Moura, Nicolas
    Luza, Lucas
    Bernardon, Eduardo
    Calazans, Ney
    Garibotti, Rafael
    Moraes, Fernando Gehm
    15TH IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS 2024, 2024, : 128 - 132
  • [10] Special issue on energy-efficient many-core embedded systems and architectures (SI:NoCArc18)
    Palesi, Maurizio
    Chen, Kun-Chih
    Reshadi, Midia
    JOURNAL OF SYSTEMS ARCHITECTURE, 2020, 109