Optimizing Packet Classification on FPGA

被引:0
|
作者
Kekely, Michal [1 ]
Korenek, Jan [1 ]
机构
[1] FIT BUT, Bozetechova 2, Brno 61266, Czech Republic
关键词
D O I
10.1109/DDECS57882.2023.10139668
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Packet classification is a crucial time-critical operation for many different networking tasks ranging from switching or routing to monitoring and security devices like firewalls or IDS. Accelerated architectures implementing packet classification must satisfy the ever-growing demand for current high-speed networks. However, packet classification is generally used together with other packet processing algorithms, which decreases the available hardware resources on the FPGA chip. The introduction of the P4 language requires the packet classification to be even more flexible while maintaining a high throughput with limited resources. Thus, we need flexible and high-performance architectures to balance processing speed and hardware resources for specific types of rules. DCFL algorithm provides high performance and flexibility. Therefore, we propose optimizations to the DCFL algorithm and overall packet processing hardware architecture. The goal is to maximize the throughput and minimize the resource strain. The main idea of the approach is to analyze the ruleset, identify some conflicting rules and offload these rules to other hardware modules. This approach allows us to process packets faster, even in the worst-case scenarios. Moreover, we can fit more packet processing into the FPGA and fine-tune the packet processing architecture to meet a specific network application's throughput and resource demands. With the proposed optimizations we can achieve up to a 76 % increase in the throughput of the packet classification. Alternatively, we can achieve up to a 37 % decrease in resources needed.
引用
收藏
页码:7 / 12
页数:6
相关论文
共 50 条
  • [41] Neural Packet Classification
    Liang, Eric
    Zhu, Hang
    Jin, Xin
    Stoica, Ion
    SIGCOMM '19 - PROCEEDINGS OF THE ACM SPECIAL INTEREST GROUP ON DATA COMMUNICATION, 2019, : 256 - 269
  • [42] Algorithms for packet classification
    Gupta, P
    McKeown, N
    IEEE NETWORK, 2001, 15 (02): : 24 - 32
  • [43] FPGA-Based Updatable Packet Classification Using TSS-Combined Bit-Selecting Tree
    Xin, Yao
    Li, Wenjun
    Tang, Guoming
    Yang, Tong
    Hu, Xiaohe
    Wang, Yi
    IEEE-ACM TRANSACTIONS ON NETWORKING, 2022, 30 (06) : 2760 - 2775
  • [44] HyPaFilter - A Versatile Hybrid FPGA Packet Filter
    Fiesslert, Andreas
    Hager, Sven
    Scheuermannt, Bjoern
    Moore, Andrew W.
    PROCEEDINGS OF THE 2016 SYMPOSIUM ON ARCHITECTURES FOR NETWORKING AND COMMUNICATIONS SYSTEMS (ANCS'16), 2016, : 25 - 36
  • [45] An FPGA-based Priority Packet Queues
    Smekal, David
    Nemeth, Frantisek
    Dvorak, Jan
    IFAC PAPERSONLINE, 2019, 52 (27): : 377 - 381
  • [46] FPGA Packet Reflector for Network Path Testing
    Ubik, Sven
    Hynek, Karel
    Melnikov, Jiri
    PROCEEDINGS OF 2019 INTERNATIONAL CONFERENCE ON SYSTEMS, SIGNALS AND IMAGE PROCESSING (IWSSIP 2019), 2019, : 39 - 42
  • [47] The Investigation and Implementation of Packet Generator with Variable Traffic and Packet Size on Net FPGA
    Cao, Juan
    Sun, Lingling
    Zheng, Xing
    Jin, Jie
    2015 IEEE 16TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY (ICCT), 2015, : 117 - 120
  • [48] FAST DYNAMICALLY UPDATABLE PACKET CLASSIFIER ON FPGA
    Qu, Yun R.
    Prasanna, Viktor K.
    2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,
  • [49] FPGA based router for cognitive packet networks
    Hey, LA
    Cheung, PYK
    Gellman, M
    FPT 05: 2005 IEEE International Conference on Field Programmable Technology, Proceedings, 2005, : 331 - 332
  • [50] Fast Lookup for Dynamic Packet Filtering in FPGA
    Kekely, Lukas
    Zadnik, Martin
    Matousek, Jiri
    Korenek, Jan
    PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2014, : 219 - 222