Dual-Gate Silicon Nanowire FET with a Corner Spacer for High-Performance and High-Frequency Applications

被引:2
|
作者
Narula, Mandeep Singh [1 ]
Pandey, Archana [1 ]
机构
[1] Jaypee Inst Informat Technol, Dept Elect & Commun Engn, Noida, India
关键词
Nanowire FET; corner spacer; dual gate; parasitic capacitance; FINFET;
D O I
10.1007/s11664-023-10597-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Parasitic capacitance in extremely scaled devices is a major issue in device/circuit design. Its contribution to the total device capacitance is very large, especially in nanowire field-effect transistors (FET), which results in poor radio frequency (RF) performance, leading to low values of the maximum oscillation frequency f(MAX)and cut-off frequency f(T). In this work, we have used a corner spacer in a novel dual-gate silicon nanowire FET. A coaxial inner gate has been used in addition to the outer gate, and the channel is sandwiched between them, resulting in a higher drive current, lower threshold voltage, better short-channel performance, and an overall improved performance. This gate/channel engineered nanowire FET with a coaxial inner gate has not been previously reported. We have shown that the parasitic capacitance of nanowire with a corner spacer design is 28.6% less than nanowire FET with a full nitride spacer. Moreover, the f(MAX) and f(T) of the corner spacer design are 30.2% and 15.7% higher than those of the nanowire FET with full nitride spacer design. In this work, we have shown that a well-designed nanowire with a corner spacer can enhance the device performance for sub-10-nm technology nodes.
引用
收藏
页码:6708 / 6718
页数:11
相关论文
共 50 条
  • [41] A robust spacer gate process for deca-nanometer high-frequency MOSFETs
    Hallstedt, J
    Hellström, PE
    Zhang, Z
    Malm, BG
    Edholm, J
    Lu, J
    Zhang, SL
    Radamson, HH
    Östling, M
    MICROELECTRONIC ENGINEERING, 2006, 83 (03) : 434 - 439
  • [42] High-Performance Dual-Gate Carbon Nanotube Ion-Sensitive Field Effect Transistor With High-κ Top Gate and Low-κ Bottom Gate Dielectrics
    Dutta, Jiten Chandra
    Thakur, Hiranya Ranjan
    Keshwani, Gaurav
    IEEE SENSORS JOURNAL, 2019, 19 (14) : 5692 - 5699
  • [43] INGAAS SINGLE-GATE AND DUAL-GATE HIGH-SPEED FETS - PREPARATION AND PERFORMANCE
    STEINER, K
    NTIKBASANIS, K
    SEILER, U
    HEIME, K
    KUPHAL, E
    JOURNAL DE PHYSIQUE, 1988, 49 (C-4): : 205 - 208
  • [44] Frequency Doubler Gate Drive Circuit Suitable for High-Frequency Applications
    Hattori, Fumiya
    Ushida, Yasuhisa
    Sumiya, Kengo
    Yanagisawa, Yuta
    Imaoka, Jun
    Noah, Mostafa
    Yamamoto, Masayoshi
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2022, 10 (01) : 617 - 631
  • [45] Addressing Power Decoupling in High-Performance, High-Frequency Applications Using E-CAP
    Krishna, Mukund
    Vassalli, Luca
    IEEE POWER ELECTRONICS MAGAZINE, 2023, 10 (03): : 29 - 35
  • [46] A high performance of dual-gate TFTs with triple floating N+ channel
    Park, Hyung-Seok
    Lee, Dae Yeon
    Jung, Min-Chul
    Hong, Seung-Woo
    Sung, Man Young
    Kang, Ey Goo
    Rhie, Dong-Hee
    PROCEEDINGS OF THE TWENTY-FIFTH INTERNATIONAL DISPLAY RESEARCH CONFERENCE - EURODISPLAY 2005, 2005, : 448 - 451
  • [47] Improved analog and AC performance for high frequency linearity based applications using gate-stack dual metal (DM) nanowire (NW) FET (4H-SiC)
    Neeraj, Neeraj
    Sharma, Shobha
    Goel, Anubha
    Rewari, Sonam
    Gupta, R. S.
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2023, 29 (10): : 1403 - 1416
  • [48] Improved analog and AC performance for high frequency linearity based applications using gate-stack dual metal (DM) nanowire (NW) FET (4H-SiC)
    Neeraj Neeraj
    Shobha Sharma
    Anubha Goel
    Sonam Rewari
    R. S. Gupta
    Microsystem Technologies, 2023, 29 : 1403 - 1416
  • [49] HIGH-PERFORMANCE DUAL-GATE CMOS UTILIZING A NOVEL SELF-ALIGNED POCKET IMPLANTATION (SPI) TECHNOLOGY
    HORI, A
    SEGAWA, M
    KAMEYAMA, S
    YASUHIRA, M
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (09) : 1675 - 1681
  • [50] Investigations of Asymmetric Spacer Tunnel Layer Diodes for High-Frequency Applications
    Ariffin, K. N. Zainul
    Wang, Y.
    Abdullah, M. R. R.
    Muttlak, S. G.
    Abdulwahid, O. S.
    Sexton, J.
    Ian, Ka Wa
    Kelly, M. J.
    Missous, M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) : 64 - 71