A Novel Low-Power and Soft Error Recovery 10T SRAM Cell

被引:1
|
作者
Liu, Changjun [1 ]
Liu, Hongxia [1 ]
Yang, Jianye [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Wide Band Gap Semicond Mat & Devices, Educ Minist, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
soft error; single-event upset (SEU); radiation hardness; low power; MEMORY CELL; DESIGN; UPSET;
D O I
10.3390/mi14040845
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
In SRAM cells, as the size of transistors and the distance between transistors decrease rapidly, the critical charge of the sensitive node decreases, making SRAM cells more susceptible to soft errors. If radiation particles hit the sensitive nodes of a standard 6T SRAM cell, the data stored in the cell are flipped, resulting in a single event upset. Therefore, this paper proposes a low-power SRAM cell, called PP10T, for soft error recovery. To verify the performance of PP10T, the proposed cell is simulated by the 22 nm FDSOI process, and compared with the standard 6T cell and several 10T SRAM cells, such as Quatro-10T, PS10T, NS10T, and RHBD10T. The simulation results show that all of the sensitive nodes of PP10T can recover their data, even when S0 and S1 nodes flip at the same time. PP10T is also immune to read interference, because the change of the '0' storage node, directly accessed by the bit line during the read operation, does not affect other nodes. In addition, PP10T consumes very low-holding power due to the smaller leakage current of the circuit.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] Low Power Ternary XNOR using 10T SRAM for In-Memory Computing
    Lee, Sanghyun
    Kim, Youngmin
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 352 - 353
  • [42] Soft Error-Tolerant and Highly Stable Low-Power SRAM for Satellite Applications
    Oh, Jong-Yeob
    Jo, Sung-Hun
    APPLIED SCIENCES-BASEL, 2025, 15 (01):
  • [43] A Novel Soft Error Immunity SRAM Cell
    Liu, Xuemei
    Pan, Liyang
    Zhao, Xin
    Qiao, Fengying
    Wu, Dong
    Xu, Jun
    2013 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT (IRW), 2013, : 173 - 176
  • [44] Design of 32 x 32 (1 KB) SRAM array using 10T SRAM cell for portable low power biomedical applications
    Kumar, Appikatla Phani
    Lorenzo, Rohit
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 123 (02)
  • [45] Noise Voltage Apportioned a New Reliability Concern in Low Power 10T SRAM Cell Using FinFET Device
    Sable, Varun
    Akashe, Shyam
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2015, 10 (06) : 745 - 748
  • [46] A single-ended low leakage and low voltage 10T SRAM cell with high yield
    Nima Eslami
    Behzad Ebrahimi
    Erfan Shakouri
    Deniz Najafi
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 263 - 274
  • [47] Design of 10T SRAM with Sleep Transistor for Leakage Power Reduction
    Khandelwal, Saurabh
    Akashe, Shyam
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2013, 10 (01) : 165 - 170
  • [48] A single-ended low leakage and low voltage 10T SRAM cell with high yield
    Eslami, Nima
    Ebrahimi, Behzad
    Shakouri, Erfan
    Najafi, Deniz
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (02) : 263 - 274
  • [49] Reduction of Read Power in 10T SRAM Using SVL Technique
    Chaurasia, Ranu
    Chaudhary, Akhilesh Kumar
    Verma, Sudhanshu
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2022, 16 (04): : 339 - 351
  • [50] Design of highly reliable radiation hardened 10T SRAM cell for low voltage applications
    Shekhar, Raghav
    Kumar, Chaudhry Indra
    INTEGRATION-THE VLSI JOURNAL, 2022, 87 : 176 - 181