Comparison of switching performance of high-speed GaN vertical MOSFETs with various gate structures based on TCAD simulation

被引:2
|
作者
Ishida, Takashi [1 ]
Kachi, Tetsu [2 ]
Suda, Jun [1 ,2 ]
机构
[1] Nagoya Univ, Dept Elect, Furo cho,Chikusa ku, Nagoya 4648601, Japan
[2] Nagoya Univ, Inst Mat & Syst Sustainabil, Furo cho,Chikusa ku, Nagoya 4648601, Japan
关键词
Gallium nitride; vertical MOSFET; gate structure; switching performance; cost; TRANSISTORS;
D O I
10.35848/1347-4065/aca266
中图分类号
O59 [应用物理学];
学科分类号
摘要
To evaluate the impact of gate structures on the switching performance (R (on) Q (g)) and cost (required chip size, proportional to R (on) A) of GaN vertical MOSFETs, we calculated the R (on) AR (on) Q (g) of trench-gate structures with and without a countermeasure to reduce the electric field applied to the gate insulator, as well as a planar structure with various cell pitches, channel mobilities, and blocking voltages. When the blocking voltage was 600 V, the planar-gate structure achieved the lowest R (on) AR (on) Q (g) owing to its low Q (g)/A, despite the high R (on) A. However, when the blocking voltage was 1800 V, a trench-gate structure without the countermeasure achieved the lowest R (on) AR (on) Q (g) owing to its low R (on) A and optimal cell pitch. The R (on) AR (on) Q (g) of a trench-gate structure with a countermeasure and planar-gate structure became close with increasing channel mobility. This indicates that high channel mobility is the most important factor, rather than the selection of the device structure.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Performance Investigation of Bottom Gate ZnO Based TFT for High-Speed Digital Display Circuit Applications
    Binay Binod Kumar
    Shubham Kumar
    Pramod Kumar Tiwari
    Aniruddh Bahadur Yadav
    Sarvesh Dubey
    Kunal Singh
    Transactions on Electrical and Electronic Materials, 2024, 25 : 314 - 326
  • [22] A Comparison of GaN-Based Power Stages for High-Switching Speed Medium-Power Converters
    Hegde, Ashwath
    Long, Yu
    Kitchen, Jennifer
    2017 IEEE 5TH WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS (WIPDA), 2017, : 213 - 219
  • [23] GaN-Based Digital Transmitter Chain Utilizing Push-Pull Gate Drivers for High Switching Speed and Built-In DPD
    Huehn, Florian
    Wentzel, Andreas
    Heinrich, Wolfgang
    2017 12TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2017, : 97 - 100
  • [24] Simulation of high-speed pantograph-catenary system dynamic performance based on finite element model
    Zhao, Fei
    Liu, Zhi-Gang
    Zhang, Xiao-Xiao
    Tiedao Xuebao/Journal of the China Railway Society, 2012, 34 (08): : 33 - 38
  • [25] Reducing Reverse Conduction and Switching Losses in GaN HEMT-based High-Speed Permanent Magnet Brushless DC Motor Drive
    Lee, Woongkul
    Han, Di
    Choi, Wooyoung
    Sarlioglu, Bulent
    2017 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2017, : 3522 - 3528
  • [26] Simulation of high-speed pantograph dynamic performance based on finite element model and aerodynamic pantograph model
    Wu, Yan
    Wu, Junyong
    Zheng, Jihao
    Xinan Jiaotong Daxue Xuebao/Journal of Southwest Jiaotong University, 2009, 44 (06): : 855 - 859
  • [27] Simulation of High-Speed Pantograph Dynamic Performance Based on Finite Element Model and Aerodynamic Pantograph Model
    Li, Lei
    Chen, Ge
    2018 2ND INTERNATIONAL CONFERENCE ON FLUID MECHANICS AND INDUSTRIAL APPLICATIONS, 2018, 1064
  • [28] Linear cascade arrays of GaN-based green light-emitting diodes for high-speed and high-power performance
    Shi, J.-W.
    Sheu, I.-K.
    Wang, C.-K.
    Chen, C.-C.
    Hsieh, C.-H.
    Chyi, J.-I.
    Lai, W.-C.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2007, 19 (17-20) : 1368 - 1370
  • [29] Comparison of Recessed Gate-Head Structures on Normally-Off AlGaN/GaN High-Electron-Mobility Transistor Performance
    Khan, Mansoor Ali
    Heo, Jun-Woo
    Kim, Hyun-Seok
    Park, Hyun-Chang
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2014, 14 (11) : 8141 - 8147
  • [30] Impact of Temperature on the Performance of Sub-35nm Symmetrie Double Gate Junctionless Transistor Based Inverter using High-K Gate Dielectric, a TCAD Simulation Study
    Boro, Uttam Ch.
    Bora, Nipanka
    Pegu, Pankaj Appun
    Subadar, Rupaban
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,