A Digital Jitter Compensation Technique for Analog-to-Digital Converters

被引:0
|
作者
Wang, Ding-Hao [1 ,2 ]
Wu, Jieh-Tsorng [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
[2] Global Unichip Corp, Hsinchu, Taiwan
关键词
D O I
10.1109/ISCAS46773.2023.10182169
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
For an ADC that periodically converts a time-varying analog input, the jitter in the ADC's sampling clock introduces sampling errors, degrading the ADC's dynamic performance. This paper describes a jitter compensation technique to mitigate the effect of sampling clock jitters. Clock jitter is detected by using an extra ADC that samples a reference clock. Sampling errors are then canceled by using a digital differentiator with the acquired jitter estimates. Experiment on a test chip shows that this technique improves the SNR performance of a 12-bit 247-MS/s ADC from 51.9 dB to 56.3 dB when the input is an 80-MHz 1-dBFS sinewave. A sampling clock with 4.89 ps rms jitter drives the ADC.
引用
收藏
页数:5
相关论文
共 50 条