Design of energy efficient domino logic circuit using lector technique

被引:1
|
作者
Verma, Km Anjali [1 ]
Kumar, Manish [2 ,3 ]
Kumar, Saurabh [1 ,4 ]
Chauhan, R. K. [1 ]
机构
[1] Madan Mohan Malaviya Univ Technol, Dept Elect & Commun, Gorakhpur, UP, India
[2] SCE, Dept EEE, Sasaram, Bihar, India
[3] MMMUT, ECE Dept, Gorakhpur, UP, India
[4] Madan Mohan Malaviya Univ Technol, Dept ECE, Deoria Rd, Gorakhpur 273010, UP, India
关键词
Domino logic; lector technique; VLSI circuit; PMOS; NMOS; FAN-IN GATES; DYNAMIC CIRCUIT; FOOTED DOMINO; WIDE; REDUCTION; KEEPER;
D O I
10.1080/00207217.2022.2145500
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Calculating power and delay in VLSI circuits are two main challenges in designing CMOS VLSI circuits. The manuscript proposes a lector technique-based foot-driven stack transistor domino logic for power and delay reduction. The lector technique uses two leakage-controlled transistors, PMOS and NMOS. The gate terminal of PMOS is connected to the source of NMOS, and the gate terminal of NMOS is connected to the source of PMOS. NMOS transistor N5 is used in the proposed circuit, driven by a dynamic node, which helps to reduce the power. This manuscript uses the proposed technique to design a buffer, two-input - AND gate, OR gate, and XOR gate circuits. The logic gates are simulated on the gpdk 45 nm cadence virtuoso software tool. The simulation result shows that the proposed domino logic circuit significantly reduces power, delay, energy, and leakage current. Monte Carlo analysis is performed to study the mean and standard deviation of the proposed circuit with 1000 samples.
引用
收藏
页码:2117 / 2135
页数:19
相关论文
共 50 条
  • [41] Power Optimization Technique of Logic Circuit Based on Distribution of Energy
    Sarkar, Pradyut
    Duttagupta, Rana
    Chakraborty, Susanta
    Singh, Virendra
    2014 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2014,
  • [42] Combinational circuit design using Nanomagnetic logic
    Feena, J. Jelin
    Manickavasagam, S.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [43] A Design of PUF Circuit Using Adiabatic Logic
    Nagata, Shoya
    Takahashi, Yasuhiro
    2024 IEEE THE 20TH ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS 2024, 2024, : 595 - 598
  • [44] Power optimized logic circuit design with a novel synthesis technique
    Balasubramanian, P
    Narayana, MRL
    Chinnaduari, R
    IEEE: 2005 INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES, PROCEEDINGS, 2005, : 306 - 311
  • [45] Issues in the design of domino logic circuits
    Srivastava, P
    Pua, A
    Welch, L
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 108 - 112
  • [46] A GA Based Simple and Efficient Technique to Design Combinational Logic Circuits Using Universal Logic Modules
    Vijayakumari, C. K.
    James, Rekha K.
    Mythili, P.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (07)
  • [47] Energy Efficient Reconfigurable Threshold Logic Circuit with Spintronic Devices
    He, Zhezhi
    Fan, Deliang
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2017, 5 (02) : 223 - 237
  • [48] Low leakage domino logic circuit for wide fan-in gates using CNTFET
    Garg, Sandeep
    Gupta, Tarun K.
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 163 - 173
  • [49] ULTRA LOW POWER HIGH SPEED DOMINO LOGIC CIRCUIT BY USING FINFET TECHNOLOGY
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Tarun Kumar
    Singh, R. P.
    ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2016, 14 (01) : 66 - 74
  • [50] Adiabatic Technique for Designing Energy Efficient Logic Circuits
    Jahan, Shari C. S.
    Kayalvizhi, N.
    ECO-FRIENDLY COMPUTING AND COMMUNICATION SYSTEMS, 2012, 305 : 100 - 107