Design of energy efficient domino logic circuit using lector technique

被引:1
|
作者
Verma, Km Anjali [1 ]
Kumar, Manish [2 ,3 ]
Kumar, Saurabh [1 ,4 ]
Chauhan, R. K. [1 ]
机构
[1] Madan Mohan Malaviya Univ Technol, Dept Elect & Commun, Gorakhpur, UP, India
[2] SCE, Dept EEE, Sasaram, Bihar, India
[3] MMMUT, ECE Dept, Gorakhpur, UP, India
[4] Madan Mohan Malaviya Univ Technol, Dept ECE, Deoria Rd, Gorakhpur 273010, UP, India
关键词
Domino logic; lector technique; VLSI circuit; PMOS; NMOS; FAN-IN GATES; DYNAMIC CIRCUIT; FOOTED DOMINO; WIDE; REDUCTION; KEEPER;
D O I
10.1080/00207217.2022.2145500
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Calculating power and delay in VLSI circuits are two main challenges in designing CMOS VLSI circuits. The manuscript proposes a lector technique-based foot-driven stack transistor domino logic for power and delay reduction. The lector technique uses two leakage-controlled transistors, PMOS and NMOS. The gate terminal of PMOS is connected to the source of NMOS, and the gate terminal of NMOS is connected to the source of PMOS. NMOS transistor N5 is used in the proposed circuit, driven by a dynamic node, which helps to reduce the power. This manuscript uses the proposed technique to design a buffer, two-input - AND gate, OR gate, and XOR gate circuits. The logic gates are simulated on the gpdk 45 nm cadence virtuoso software tool. The simulation result shows that the proposed domino logic circuit significantly reduces power, delay, energy, and leakage current. Monte Carlo analysis is performed to study the mean and standard deviation of the proposed circuit with 1000 samples.
引用
收藏
页码:2117 / 2135
页数:19
相关论文
共 50 条
  • [1] A Leakage-Tolerant 16-Bit Comparator using Lector Technique Based Footless Domino Logic Circuit
    Ghimiray, Sapna Rani
    Meher, Preetisudha
    Kumar, Manish
    INTERNATIONAL CONFERENCE ON MATERIALS, ALLOYS AND EXPERIMENTAL MECHANICS (ICMAEM-2017), 2017, 225
  • [2] A leakage tolerant energy efficient wide domino circuit technique
    Elgebaly, M
    Sachdev, M
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 487 - 490
  • [3] Low power technique in domino logic circuit
    Vaish, Neha
    Kumar, Sampath V.
    2015 4TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2015,
  • [4] Design and Simulation of Low Power Dynamic Logic Circuit Using Footed Diode Domino Logic
    Kumar, Sujeet
    Singhal, Sanchit
    Pandey, Amit Kumar
    Nagaria, R. K.
    2013 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES): INSPIRING ENGINEERING AND SYSTEMS FOR SUSTAINABLE DEVELOPMENT, 2013,
  • [5] Domino Logic Keeper Circuit Design Techniques: A Review
    Angeline A.A.
    Bhaaskaran V.S.K.
    Journal of The Institution of Engineers (India): Series B, 2022, 103 (02) : 669 - 679
  • [6] A Low-Power Circuit Technique for Domino CMOS Logic
    Meher, Preetisudha
    Mahapatra, K. K.
    2013 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND SIGNAL PROCESSING (ISSP), 2013, : 256 - 261
  • [7] An Efficient Design of Graycode Circuit Using Reversible Logic
    Moon, Seo Yeon
    Park, Jong Hyuk
    ADVANCED SCIENCE LETTERS, 2016, 22 (09) : 2607 - 2608
  • [8] A Probabilistic Boolean Logic for Energy Efficient Circuit and System Design
    Chakrapani, Lakshmi N. B.
    Palem, Krishna V.
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 615 - 622
  • [9] An efficient low power method for FinFET domino OR logic circuit
    Kajal
    Sharma, Vijay Kumar
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 95
  • [10] Power Efficient LCR Dual Keeper Domino Logic Circuit
    Deo, Manish
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2021, 16 (01): : 61 - 69