A low offset low power CMOS dynamic comparator for analog to digital converters

被引:6
|
作者
Huijing, Yang [1 ]
Shichang, Li [1 ]
Mingyuan, Ren [2 ]
机构
[1] Harbin Univ Sci & Technol, 52 Xuefu Ave, Harbin 150080, Heilongjiang, Peoples R China
[2] Jinhua Adv Res Inst, 99 Huancheng South Ave, Jinhua 321013, Zhejiang, Peoples R China
关键词
SAR ADC; Latched comparator; Low offset voltage; DESIGN;
D O I
10.1016/j.vlsi.2023.03.007
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this research, a new architecture of dynamic latch comparator is presented, which is able to provide high-speed, consumes low-power and low offset voltage. The proposed comparator has been verified in a design, a 12-Bit SAR ADC(Successive Approximation Register Charge-Redistribution Analog-To-Digital Converter). The comparator consists of two stage pre-amplifier and a StrongLatch. The pre-amplifier adopts an inverter-based input pair and a pair of capacitances in output stage to reduce noise. It is shown by simulation and analysis that the offset voltage is significantly reduced compared to a conventional dynamic latched comparator. The proposed circuit is designed and simulated in 28 nm CMOS technology. The results show that, for the proposed comparator, the speed is 2.37 ns and consumes only 426.6 mu W power, at 1.8 V supply voltage and 330 MHz clock frequency. This article presents two kinds of FoM(Figure of Merit) to prove that the comparator has excellent performance.
引用
收藏
页码:136 / 143
页数:8
相关论文
共 50 条
  • [1] A low-power low-offset dynamic comparator for analog to digital converters
    Hassanpourghadi, Mohsen
    Zamani, Milad
    Sharifkhani, Mohammad
    MICROELECTRONICS JOURNAL, 2014, 45 (02) : 256 - 262
  • [2] A novel low offset low power CMOS dynamic comparator
    Gandhi, Priyesh P.
    Devashrayee, N. M.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (01) : 147 - 158
  • [3] A novel low offset low power CMOS dynamic comparator
    Priyesh P. Gandhi
    N. M. Devashrayee
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 147 - 158
  • [4] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [5] Low Power Two Stage Dynamic Comparator Circuit Design for Analog to Digital Converters
    Vadivel, S.
    Nithya, N. S.
    2018 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2018,
  • [6] A Low-power High-speed Comparator For Analog To Digital Converters
    Khorami, Ata
    Dastjerdi, Mahmood Baraani
    Ahmadi, Ali Fotowat
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
  • [7] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894
  • [8] A low kickback fully differential dynamic comparator for pipeline analog-to-digital converters
    Diaz-Madrid, Jose-Angel
    Domenech-Asensi, Gines
    Hauer, Johann
    Mateu, Loreto
    ENGINEERING REPORTS, 2019, 1 (04)
  • [9] A Low-power Dynamic Comparator with Digital Calibration for Reduced Offset Mismatch
    Chen, Denis Guangyin
    Bermak, Amine
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1283 - 1286
  • [10] A low-power dynamic comparator for low-offset applications
    Khorami, Ata
    Saeidi, Roghayeh
    Sachdev, Manoj
    Sharifkhani, Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 23 - 30