A Novel Design of Low Power & High Speed FinFET Based Binary and Ternary SRAM and 4*4 SRAM Array

被引:1
|
作者
Shylashree, N. [1 ]
Amulya, M. S. [1 ]
Disha, Gulur R. [1 ]
Praveena, N. [1 ]
Verma, Vijay Kumar [2 ]
Muthumanickam, S. [3 ]
Kannagi, V. [3 ]
Sivachandar, K. [3 ]
Nath, Vijay [4 ]
机构
[1] VTU, RV Coll Engn, Dept Elect & Commun Engn, Bengaluru 560059, Karnataka, India
[2] Indian Space Res Org ISRO, UR Rao Satellite Ctr, Bangalore 560231, India
[3] RMK Coll Engn & Technol, Tiruvallur, India
[4] Birla Inst Technol Mesra, Dept Elect & Commun Engn, Ranchi 835215, JH, India
关键词
QCA; CMOS; SRAM; MTCMOS; DTMOS-GDI; FinFET;
D O I
10.1080/03772063.2023.2207549
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Conventional Complementary Metal Oxide Semiconductor Field Effect Transistor (CMOSFET) design techniques have limitations in designing the Integrated Circuit (ICs), especially with memories of multiple valued logic (MVL) in nanotechnologies. FinFET technologies provide the possibilities of low logic gates and small chip areas with high speed. Memories play an essential role in all types of devices. This paper aims to optimize the power and increase the speed of the SRAM Cell and Array using different techniques in 18nm FinFET technology. The presence of a ternary input provides an additional degree of freedom for the operation of the memory cell. The SRAM cells are also implemented at a Quantum level to improve the results in terms of area, energy, and speed. Simulation and Analysis of the design is done using Cadence Virtuoso Analog Design Environment Tool and Quantum Dot Cellular Automata Designer Tool. The proposed Multi-Threshold Complementary MOS (MTCMOS) based SRAM Array design exhibits an improvement of 4.56% in power consumption and 19.29% in speed as compared to a Conventional CMOS SRAM Array. The proposed ternary implementation of the MTCMOS-based SRAM cell is found to have a 24.9% reduction in power consumption and a 39% improvement in speed as compared to the proposed conventional ternary CMOS SRAM array while SRAM cell latency is 1 clock cycle. It occupies an area of 0.04 mu m(2) and consists of 33 quantum cells. The average energy dissipation of this SRAM cell is found to be 40% better than the latest existing literature for the design.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] A low power, high speed FinFET based 6T SRAM cell with enhanced write ability and read stability
    Premavathi, Rahaprian Mudiarasan
    Tong, Qiang
    Choi, Ken
    Lee, Yunsik
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 311 - 312
  • [22] Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology
    Kumar, Appikatla Phani
    Lorenzo, Rohit
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [23] Low power and high write speed SEU tolerant SRAM data cell design
    WANG Li
    ZHANG GuoHe
    ZENG YunLin
    SHAO ZhiBiao
    Science China(Technological Sciences), 2015, 58 (11) : 1983 - 1988
  • [24] A Novel Method for Design and Implementation of Low Power, High Stable SRAM cell
    Sharma, Ashish Kumar
    Ravi, V.
    2017 INTERNATIONAL CONFERENCE ON NEXTGEN ELECTRONIC TECHNOLOGIES: SILICON TO SOFTWARE (ICNETS2), 2017, : 112 - 116
  • [25] Low power and high write speed SEU tolerant SRAM data cell design
    Li Wang
    GuoHe Zhang
    YunLin Zeng
    ZhiBiao Shao
    Science China Technological Sciences, 2015, 58 : 1983 - 1988
  • [26] Design and investigation of variability aware sense amplifier for low power, high speed SRAM
    Reniwal, B. S.
    Bhatia, P.
    Vishvakarma, S. K.
    MICROELECTRONICS JOURNAL, 2017, 59 : 22 - 32
  • [27] Low-Power and Robust SRAM Cells Based on Asymmetric FinFET Structures
    Ebrahimi, Behzad
    Asadpour, Reza
    Afzali-Kusha, Ali
    2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 41 - 45
  • [28] Low power and high write speed SEU tolerant SRAM data cell design
    Wang Li
    Zhang GuoHe
    Zeng YunLin
    Shao ZhiBiao
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2015, 58 (11) : 1983 - 1988
  • [29] Design and Implementation of Low Power High Speed Robust 10T SRAM
    Radhika, K.
    Babu, Y. Murali Mohan
    Mishra, Suman
    2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 674 - 677
  • [30] A Low Power CMOS Voltage Mode SRAM Cell for High Speed VLSI Design
    Upadhyay, Prashant
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 25 - 28