A Novel Design of Low Power & High Speed FinFET Based Binary and Ternary SRAM and 4*4 SRAM Array

被引:1
|
作者
Shylashree, N. [1 ]
Amulya, M. S. [1 ]
Disha, Gulur R. [1 ]
Praveena, N. [1 ]
Verma, Vijay Kumar [2 ]
Muthumanickam, S. [3 ]
Kannagi, V. [3 ]
Sivachandar, K. [3 ]
Nath, Vijay [4 ]
机构
[1] VTU, RV Coll Engn, Dept Elect & Commun Engn, Bengaluru 560059, Karnataka, India
[2] Indian Space Res Org ISRO, UR Rao Satellite Ctr, Bangalore 560231, India
[3] RMK Coll Engn & Technol, Tiruvallur, India
[4] Birla Inst Technol Mesra, Dept Elect & Commun Engn, Ranchi 835215, JH, India
关键词
QCA; CMOS; SRAM; MTCMOS; DTMOS-GDI; FinFET;
D O I
10.1080/03772063.2023.2207549
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Conventional Complementary Metal Oxide Semiconductor Field Effect Transistor (CMOSFET) design techniques have limitations in designing the Integrated Circuit (ICs), especially with memories of multiple valued logic (MVL) in nanotechnologies. FinFET technologies provide the possibilities of low logic gates and small chip areas with high speed. Memories play an essential role in all types of devices. This paper aims to optimize the power and increase the speed of the SRAM Cell and Array using different techniques in 18nm FinFET technology. The presence of a ternary input provides an additional degree of freedom for the operation of the memory cell. The SRAM cells are also implemented at a Quantum level to improve the results in terms of area, energy, and speed. Simulation and Analysis of the design is done using Cadence Virtuoso Analog Design Environment Tool and Quantum Dot Cellular Automata Designer Tool. The proposed Multi-Threshold Complementary MOS (MTCMOS) based SRAM Array design exhibits an improvement of 4.56% in power consumption and 19.29% in speed as compared to a Conventional CMOS SRAM Array. The proposed ternary implementation of the MTCMOS-based SRAM cell is found to have a 24.9% reduction in power consumption and a 39% improvement in speed as compared to the proposed conventional ternary CMOS SRAM array while SRAM cell latency is 1 clock cycle. It occupies an area of 0.04 mu m(2) and consists of 33 quantum cells. The average energy dissipation of this SRAM cell is found to be 40% better than the latest existing literature for the design.
引用
收藏
页数:16
相关论文
共 50 条
  • [1] Design of FinFET based low power, high speed hybrid decoder for SRAM
    Leavline, Epiphany Jebamalar
    Sujitha, Somasekaran
    MICROELECTRONICS JOURNAL, 2022, 126
  • [2] Finfet based sram design for low standby power applications
    Cakici, Tamer
    Kim, Keejong
    Roy, Kaushik
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 127 - +
  • [3] Design of Sram Architecture with Low Power without Affecting Speed Using Finfet
    Mohammed Sulaiman, S.
    Jaison, B.
    Anto Bennet, M.
    Vijay, M.
    Pandi Selvam, V.
    Anandakumar, P.
    INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2022, 10 (05): : 295 - 310
  • [4] Hierarchical Design of Robust and Low Data Dependent FinFET Based SRAM Array
    Imani, Mohsen
    Patil, Shruti
    Rosing, Tajana Simunic
    PROCEEDINGS OF THE 2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH 15), 2015, : 63 - 68
  • [5] Design of SRAM Cell using FinFET for Low Power Applications
    Vajeer, Shruthi
    Vallab, Lavanya
    Yada, Pravalika
    Vallem, Sharmila
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 243 - 247
  • [6] Design and Analysis of a Low-Power Ternary SRAM
    Choi, Youngchang
    Kim, Sunmean
    Lee, Kyongsu
    Kang, Seokhyeong
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [7] Low-power, high-speed sram design: A review
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (01): : 5 - 11
  • [8] Novel Ultra Low Leakage FinFET Based SRAM Cell
    Kumar, Vivek
    Mahor, Vikas
    Pattanaik, Manisha
    PROCEEDINGS OF 2016 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2016, : 89 - 92
  • [9] Low Power SRAM cell Design Using Independent Gate FinFET
    Sikarwar, Vandna
    Khandelwal, Saurabh
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2014, 9 (2-3): : 101 - 113
  • [10] Design and Development of Efficient SRAM Cell Based on FinFET for Low Power Memory Applications
    Rao, M. V. Nageswara
    Hema, Mamidipaka
    Raghutu, Ramakrishna
    Nuvvula, Ramakrishna S. S.
    Kumar, Polamarasetty P.
    Colak, Ilhami
    Khan, Baseem
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2023, 2023