A Self-Calibration of Capacitor Mismatch Error for Pipeline ADCs

被引:0
|
作者
Seo, Dong-Hwan [1 ]
Cho, Sunghoon [1 ]
Kim, Jung-Gyun [1 ]
Lee, Byung-Geun [1 ]
机构
[1] Gwangju Inst Sci & Technol, Sch Elect Engn & Comp Sci, Gwangju 61005, South Korea
来源
APPLIED SCIENCES-BASEL | 2023年 / 13卷 / 22期
基金
新加坡国家研究基金会;
关键词
capacitor-mismatch calibration; self-calibration; switched-capacitor circuit; pipeline analog-to-digital converter; DIGITAL-CALIBRATION;
D O I
10.3390/app132212322
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Featured Application The proposed technique can be applied to minimize capacitor mismatch error in pipeline analog-to-digital converters.Abstract This study proposes self-calibration of capacitor mismatch errors for high-resolution pipeline analog-to-digital converters (ADCs). The proposed calibration circuit recursively amplifies the capacitor mismatch error by re-utilizing a multiplying digital-to-analog converter in a pipeline stage without increasing the circuit complexity, and the amplified error voltage is converted into digital code by utilizing the remaining pipeline stages. Error correction is performed by subtracting the digital code from the ADC output during normal operation. A prototype of a 12-bit pipeline ADC is fabricated in a 0.18 mu m standard CMOS process. The ADC comprises eight 1.5-bit stages, followed by a 4-bit flash ADC as the final stage; the capacitor mismatch errors in the first two pipeline stages are corrected by utilizing the proposed self-calibration technique. Although the calibration method is employed in a 1.5-bit stage architecture, which uses a gain-of-two switched-capacitor amplifier, it is applicable to different bit-per-stage architectures. The ADC linearity significantly improves after calibration, and this is verified through simulations and measurements.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] A Histogram-Based Calibration Algorithm of Capacitor Mismatch for SAR ADCs
    Hu, Hui
    Yao, Bingbing
    Shan, Yi
    Qiu, Lei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025, 33 (03) : 872 - 876
  • [22] Digital background calibration of capacitor-mismatch errors in pipelined ADCs
    Taherzadeh-Sani, Mohammad
    Hamoui, Anas A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) : 966 - 970
  • [23] Self-calibration and error separation in metrology
    Forbes, AB
    Smith, IM
    ADVANCED MATHEMATICAL AND COMPUTATIONAL TOOLS IN METROLOGY V, 2001, 57 : 148 - 162
  • [24] Novel Swapping Technique for Background Calibration of Capacitor Mismatching in Pipeline ADCs
    Gines, Antonio J.
    Peralias, Eduardo J.
    Rueda, Adoracion
    SBCCI2007: 20TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, 2007, : 21 - 26
  • [25] A CDAC Mismatch Calibration Technique for SAR-assisted Pipeline ADCs
    Li, Zheyi
    Berti, Laurent
    Thys, Geert
    Leroux, Paul
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [26] A 16-bit 1-MS/s SAR ADC With Capacitor Mismatch Self-Calibration
    Ding, Jie
    Liu, Fuming
    Deng, Kuan
    Zheng, Zihan
    Zheng, Jingnan
    Chen, Yongzhen
    Wu, Jiangfeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025, 33 (01) : 10 - 20
  • [27] A practical self-calibration scheme implementation for pipeline ADC
    Provost, B
    Sánchez-Sinencio, E
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2004, 53 (02) : 448 - 456
  • [28] A digital self-calibration method for pipeline A/D converters
    Sumanen, L
    Waltari, M
    Korhonen, T
    Halonen, K
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 792 - 795
  • [29] Design of Self-Calibration Comparator for 12-Bit SAR ADCs
    Tang, Junlong
    Wang, Yaodong
    Gu, Hongbo
    Zou, Wanghui
    ELECTRONICS, 2023, 12 (10)
  • [30] Dither-based background calibration of capacitor mismatch and gain error in pipelined noise shaping successive approximation register ADCs
    Wang, Peng
    Sun, Jie
    Wu, Jianhui
    ELECTRONICS LETTERS, 2019, 55 (18) : 984 - 985