Memristive-based Mixed-signal CGRA for Accelerating Deep Neural Network Inference

被引:2
|
作者
Kazerooni-Zand, Reza [1 ]
Kamal, Mehdi [2 ]
Afzali-Kusha, Ali [1 ,3 ]
Pedram, Massoud [2 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Coll Engn, North Karegar St, Tehran 1439957131, Iran
[2] Univ Southern Calif, Elect & Comp Engn Dept, 3740 McClintock Ave, Los Angeles, CA USA
[3] Inst Res Fundamental Sci IPM, Sch Comp Sci, Lavasani St, Tehran 1953833511, Iran
关键词
Coarse-grained reconfigurable architecture; accelerator; memristor; Convolutional Neural Network; RELIABILITY IMPROVEMENT; ENERGY; OPTIMIZATION;
D O I
10.1145/3595638
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a mixed-signal coarse-grained reconfigurable architecture (CGRA) for accelerating inference in deep neural networks (DNNs) is presented. It is based on performing dot-product computations using analog computing to achieve a considerable speed improvement. Other computations are performed digitally. In the proposed structure (called MX-CGRA), analog tiles consisting of memristor crossbars are employed. To reduce the overhead of converting the data between analog and digital domains, we utilize a proper interface between the analog and digital tiles. In addition, the structure benefits from an efficient memory hierarchy where the data is moved as close as possible to the computing fabric. Moreover, to fully utilize the tiles, we define a set of micro instructions to configure the analog and digital domains. Corresponding context words used in the CGRA are determined by these instructions (generated by a companion compiler tool). The efficacy of the MX-CGRA is assessed by modeling the execution of state-of-the-art DNN architectures on this structure. The architectures are used to classify images of the ImageNet dataset. Simulation results show that, compared to the previous mixed-signal DNN accelerators, on average, a higher throughput of 2.35 x is achieved.
引用
收藏
页数:23
相关论文
共 50 条
  • [41] Secure SDM-OFDM signal transmission based on memristive neural network
    Zhong, Qing
    Liu, Bo
    Ren, Jianxin
    Wu, Xiangyu
    Mao, Yaya
    Bai, Yu
    Chen, Shuaidong
    Tang, Rong
    Zhao, Jianye
    Guo, Zhirui
    Shen, Jiajia
    Tian, Feng
    OPTICS COMMUNICATIONS, 2022, 515
  • [42] aCortex: An Energy-Efficient Multipurpose Mixed-Signal Inference Accelerator
    Bavandpour, Mohammad
    Mahmoodi, Mohammad R.
    Strukov, Dmitri B.
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2020, 6 (01): : 98 - 106
  • [43] Accelerating Convolutional Neural Network Inference Based on a Reconfigurable Sliced Systolic Array
    Zeng, Yixuan
    Sun, Heming
    Katto, Jiro
    Fan, Yibo
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [44] Mixed-Signal Neuromorphic Inference Accelerators: Recent Results and Future Prospects
    Bavandpour, M.
    Mahmoodi, M. R.
    Nili, H.
    Bayat, F. Merrikh
    Prezioso, M.
    Vincent, A.
    Strukov, D. B.
    Likharev, K. K.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [45] Accelerating Neural Network Inference on FPGA-Based Platforms-A Survey
    Wu, Ran
    Guo, Xinmin
    Du, Jian
    Li, Junbao
    ELECTRONICS, 2021, 10 (09)
  • [46] Test Program Generation for Mixed-Signal Integrated Circuits Based on Automata Network
    Mosin, Sergey
    PROCEEDINGS OF 2015 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2015,
  • [47] Collaborative Intelligence: Accelerating Deep Neural Network Inference via Device-Edge Synergy
    Shan, Nanliang
    Ye, Zecong
    Cui, Xiaolong
    SECURITY AND COMMUNICATION NETWORKS, 2020, 2020
  • [48] Edge AI: On-Demand Accelerating Deep Neural Network Inference via Edge Computing
    Li, En
    Zeng, Liekang
    Zhou, Zhi
    Chen, Xu
    IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2020, 19 (01) : 447 - 457
  • [49] Enabling Power Side-Channel Attack Simulation on Mixed-Signal Neural Network Accelerators
    Wilhelmstaetter, Simon
    Conrad, Joschua
    Upadhyaya, Devanshi
    Pohan, Ilia
    Ortmanns, Maurits
    2024 IEEE INTERNATIONAL CONFERENCE ON OMNI-LAYER INTELLIGENT SYSTEMS, COINS 2024, 2024, : 340 - 344
  • [50] Efficient defect detection in analog and mixed-signal ICs by neural network-based analysis using wavelet decomposition
    Stopjaková, V
    Malosek, P
    Matej, M
    Nagy, V
    BEC 2004: PROCEEDING OF THE 9TH BIENNIAL BALTIC ELECTRONICS CONFERENCE, 2004, : 241 - 246