Integrated Logic Circuits Based on Wafer-Scale 2D-MoS2 FETs Using Buried-Gate Structures

被引:1
|
作者
Lee, Ju-Ah [1 ,2 ]
Yoon, Jongwon [1 ]
Hwang, Seungkwon [1 ]
Hwang, Hyunsang [3 ]
Kwon, Jung-Dae [1 ]
Lee, Seung-Ki [2 ]
Kim, Yonghun [1 ]
机构
[1] Korea Inst Mat Sci KIMS, Dept Energy & Elect Mat, Surface Mat Div, Chang Won 51508, South Korea
[2] Pusan Natl Univ, Sch Mat Sci & Engn, Busan 46241, South Korea
[3] Pohang Univ Sci & Technol POSTECH, Ctr Single Atom Based Semicond Device, Dept Mat Sci & Engn, Pohang 37673, South Korea
关键词
molybdenum disulfide; buried-gate structure; logic circuits; gate controllability; wafer-scale integration; 2-DIMENSIONAL MATERIALS; GRAPHENE TRANSISTORS; MOS2; AL2O3; FILMS; OPPORTUNITIES; PERFORMANCE; DEPOSITION; PROGRESS; SURFACE;
D O I
10.3390/nano13212870
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Two-dimensional (2D) transition-metal dichalcogenides (TMDs) materials, such as molybdenum disulfide (MoS2), stand out due to their atomically thin layered structure and exceptional electrical properties. Consequently, they could potentially become one of the main materials for future integrated high-performance logic circuits. However, the local back-gate-based MoS2 transistors on a silicon substrate can lead to the degradation of electrical characteristics. This degradation is caused by the abnormal effect of gate sidewalls, leading to non-uniform field controllability. Therefore, the buried-gate-based MoS2 transistors where the gate electrodes are embedded into the silicon substrate are fabricated. The several device parameters such as field-effect mobility, on/off current ratio, and breakdown voltage of gate dielectric are dramatically enhanced by field-effect mobility (from 0.166 to 1.08 cm(2)/V<middle dot>s), on/off current ratio (from 4.90 x 10(5) to 1.52 x 10(7)), and breakdown voltage (from 15.73 to 27.48 V) compared with a local back-gate-based MoS2 transistor, respectively. Integrated logic circuits, including inverters, NAND, NOR, AND, and OR gates, were successfully fabricated by 2-inch wafer-scale through the integration of a buried-gate MoS2 transistor array.
引用
收藏
页数:14
相关论文
共 50 条
  • [31] Memristor Array Based on Wafer-Scale 2D HfS2 for Dual-Mode Physically Unclonable Functions
    Zheng, Haofei
    Li, Lingqi
    Chien, Yu-Chieh
    Yang, Jie
    Li, Sifan
    Jain, Samarth
    Xiang, Heng
    Chen, Mingxi
    Chai, Jianwei
    Long, Yinfeng
    Pam, Mei Er
    Wang, Lin
    Chi, Dongzhi
    Ang, Kah-Wee
    ACS APPLIED MATERIALS & INTERFACES, 2024, 16 (47) : 64963 - 64975
  • [32] Medium-scale flexible integrated circuits based on 2D semiconductors
    Peng, Yalin
    Cui, Chenyang
    Li, Lu
    Wang, Yuchen
    Wang, Qinqin
    Tian, Jinpeng
    Huang, Zhiheng
    Huang, Biying
    Zhang, Yangkun
    Li, Xiuzhen
    Tang, Jian
    Chu, Yanbang
    Yang, Wei
    Shi, Dongxia
    Du, Luojun
    Li, Na
    Zhang, Guangyu
    NATURE COMMUNICATIONS, 2024, 15 (01)
  • [33] Ultraflat single-crystal hexagonal boron nitride for wafer-scale integration of a 2D-compatible high-κ metal gate
    Wang, Yani
    Zhao, Chao
    Gao, Xin
    Zheng, Liming
    Qian, Jun
    Gao, Xiaoyin
    Li, Jiade
    Tang, Junchuan
    Tan, Congwei
    Wang, Jiahao
    Zhu, Xuetao
    Guo, Jiandong
    Liu, Zhongfan
    Ding, Feng
    Peng, Hailin
    NATURE MATERIALS, 2024, 23 (11) : 1495 - 1501
  • [34] Tunable Tribotronic Dual-Gate Logic Devices Based on 2D MoS2 and Black Phosphorus
    Gao, Guoyun
    Wan, Bensong
    Liu, Xingqiang
    Sun, Qijun
    Yang, Xiaonian
    Wang, Longfei
    Pan, Caofeng
    Wang, Zhong Lin
    ADVANCED MATERIALS, 2018, 30 (13)
  • [35] The plasticity of synaptic memristor based on 2D-MoS2 thin film prepared in large-scale by a PLD-assisted CVD method
    Chen, Jianbiao
    Yang, Chunyan
    Xu, Jiangwen
    Gao, Liye
    Guo, Tongtong
    Jia, Shuangju
    Zhang, Pu
    Xiao, Yifeng
    Chen, Jiangtao
    Zhao, Yun
    Wang, Jian
    Zhang, Xuqiang
    Li, Yan
    MATERIALS TODAY COMMUNICATIONS, 2023, 35
  • [36] Wafer-Scale Memristor Array Based on Aligned Grain Boundaries of 2D Molybdenum Ditelluride for Application to Artificial Synapses
    Yang, Jihoon
    Yoon, Aram
    Lee, Donghyun
    Song, Seunguk
    Jung, I. L. John
    Lim, Dong-Hyeok
    Jeong, Hongsik
    Lee, Zonghoon
    Lanza, Mario
    Kwon, Soon-Yong
    ADVANCED FUNCTIONAL MATERIALS, 2024, 34 (15)
  • [37] All-optical NOR gate based on cross structures in 2D photonic crystal using logic NOT and OR gates
    Rani, Deeksha
    Kaler, Rajinder Singh
    Painam, Balveer
    JOURNAL OF OPTICAL TECHNOLOGY, 2017, 84 (12) : 851 - 857
  • [38] Analog Integrated Circuits Based on Wafer-Level Two-Dimensional MoS2 Materials With Physical and SPICE Model
    Ma, Shunli
    Wang, Yan
    Chen, Xinyu
    Wu, Tianxiang
    Wang, Xi
    Tang, Hongwei
    Yao, Yuting
    Yu, Hao
    Sheng, Yaochen
    Ma, Jingyi
    Ren, Junyan
    Bao, Wenzhong
    IEEE ACCESS, 2020, 8 : 197287 - 197299
  • [39] Universal protocol for the wafer-scale manufacturing of 2D carbon-based transducer layers for versatile biosensor applications
    Lu, Xiaoling
    Munief, Walid-Madhat
    Damborsky, Pavel
    Kasjanow, Alice
    Katrlik, Jaroslav
    Pachauri, Vivek
    Ingebrandt, Sven
    METHODSX, 2023, 11
  • [40] Integrated Circuits and Logic Operations Based on Single-Layer MoS2 (vol 5, pg 9934, 2011)
    Radisavljevic, Branimir
    Whitwick, Michael B.
    Kis, Andras
    ACS NANO, 2013, 7 (04) : 3729 - 3729