Integrated Logic Circuits Based on Wafer-Scale 2D-MoS2 FETs Using Buried-Gate Structures

被引:1
|
作者
Lee, Ju-Ah [1 ,2 ]
Yoon, Jongwon [1 ]
Hwang, Seungkwon [1 ]
Hwang, Hyunsang [3 ]
Kwon, Jung-Dae [1 ]
Lee, Seung-Ki [2 ]
Kim, Yonghun [1 ]
机构
[1] Korea Inst Mat Sci KIMS, Dept Energy & Elect Mat, Surface Mat Div, Chang Won 51508, South Korea
[2] Pusan Natl Univ, Sch Mat Sci & Engn, Busan 46241, South Korea
[3] Pohang Univ Sci & Technol POSTECH, Ctr Single Atom Based Semicond Device, Dept Mat Sci & Engn, Pohang 37673, South Korea
关键词
molybdenum disulfide; buried-gate structure; logic circuits; gate controllability; wafer-scale integration; 2-DIMENSIONAL MATERIALS; GRAPHENE TRANSISTORS; MOS2; AL2O3; FILMS; OPPORTUNITIES; PERFORMANCE; DEPOSITION; PROGRESS; SURFACE;
D O I
10.3390/nano13212870
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Two-dimensional (2D) transition-metal dichalcogenides (TMDs) materials, such as molybdenum disulfide (MoS2), stand out due to their atomically thin layered structure and exceptional electrical properties. Consequently, they could potentially become one of the main materials for future integrated high-performance logic circuits. However, the local back-gate-based MoS2 transistors on a silicon substrate can lead to the degradation of electrical characteristics. This degradation is caused by the abnormal effect of gate sidewalls, leading to non-uniform field controllability. Therefore, the buried-gate-based MoS2 transistors where the gate electrodes are embedded into the silicon substrate are fabricated. The several device parameters such as field-effect mobility, on/off current ratio, and breakdown voltage of gate dielectric are dramatically enhanced by field-effect mobility (from 0.166 to 1.08 cm(2)/V<middle dot>s), on/off current ratio (from 4.90 x 10(5) to 1.52 x 10(7)), and breakdown voltage (from 15.73 to 27.48 V) compared with a local back-gate-based MoS2 transistor, respectively. Integrated logic circuits, including inverters, NAND, NOR, AND, and OR gates, were successfully fabricated by 2-inch wafer-scale through the integration of a buried-gate MoS2 transistor array.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] Emerging MoS2 Wafer-Scale Technique for Integrated Circuits
    Ye, Zimeng
    Tan, Chao
    Huang, Xiaolei
    Ouyang, Yi
    Yang, Lei
    Wang, Zegao
    Dong, Mingdong
    NANO-MICRO LETTERS, 2023, 15 (01)
  • [2] Emerging MoS2 Wafer-Scale Technique for Integrated Circuits
    Zimeng Ye
    Chao Tan
    Xiaolei Huang
    Yi Ouyang
    Lei Yang
    Zegao Wang
    Mingdong Dong
    Nano-Micro Letters, 2023, 15 (03) : 135 - 176
  • [3] Emerging MoS2 Wafer-Scale Technique for Integrated Circuits
    Zimeng Ye
    Chao Tan
    Xiaolei Huang
    Yi Ouyang
    Lei Yang
    Zegao Wang
    Mingdong Dong
    Nano-Micro Letters, 2023, 15
  • [4] Pass-Transistor Logic Circuits Based on Wafer-Scale 2D Semiconductors
    Wang, Xinyu
    Chen, Xinyu
    Ma, Jingyi
    Gou, Saifei
    Guo, Xiaojiao
    Tong, Ling
    Zhu, Junqiang
    Xia, Yin
    Wang, Die
    Sheng, Chuming
    Chen, Honglei
    Sun, Zhengzong
    Ma, Shunli
    Riaud, Antoine
    Xu, Zihan
    Cong, Chunxiao
    Qiu, Zhijun
    Zhou, Peng
    Xie, Yufeng
    Bian, Lifeng
    Bao, Wenzhong
    ADVANCED MATERIALS, 2022, 34 (48)
  • [5] Electronic Devices and Circuits Based on Wafer-Scale Polycrystalline Monolayer MoS2 by Chemical Vapor Deposition
    Wang, Lin
    Chen, Li
    Wong, Swee Liang
    Huang, Xin
    Liao, Wugang
    Zhu, Chunxiang
    Lim, Yee-Fun
    Li, Dabing
    Liu, Xinke
    Chi, Dongzhi
    Ang, Koh-Wee
    ADVANCED ELECTRONIC MATERIALS, 2019, 5 (08):
  • [6] Rapid-throughput solution-based production of wafer-scale 2D MoS2
    Robertson, John
    Blomdahl, Daniel
    Islam, Kazi
    Ismael, Timothy
    Woody, Maxwell
    Failla, Jacqueline
    Johnson, Michael
    Zhang, Xiaodong
    Escarra, Matthew
    APPLIED PHYSICS LETTERS, 2019, 114 (16)
  • [7] Layer-Dependent Dielectric Function of Wafer-Scale 2D MoS2
    Song, Baokun
    Gu, Honggang
    Fang, Mingsheng
    Chen, Xiuguo
    Jiang, Hao
    Wang, Renyan
    Zhai, Tianyou
    Ho, Yen-Teng
    Liu, Shiyuan
    ADVANCED OPTICAL MATERIALS, 2019, 7 (02)
  • [8] Characterization of wafer-scale MoS2 and WSe2 2D films by spectroscopic ellipsometry
    Diware, Mangesh S.
    Park, Kyunam
    Mun, Jihun
    Park, Han Gyeol
    Chegal, Won
    Cho, Yong Jai
    Cho, Hyun Mo
    Park, Jusang
    Kim, Hyungjun
    Kang, Sang-Woo
    Kim, Young Dong
    CURRENT APPLIED PHYSICS, 2017, 17 (10) : 1329 - 1334
  • [9] Large scale MoS2 nanosheet logic circuits integrated by photolithography on glass
    Kwon, Hyeokjae
    Jeon, Pyo Jin
    Kim, Jin Sung
    Kim, Tae-Young
    Yun, Hoyeol
    Lee, Sang Wook
    Lee, Takhee
    Im, Seongil
    2D MATERIALS, 2016, 3 (04):
  • [10] Multifunctional Logic-in-Memory Cell Based on Wafer-Scale MoS2 Thin Films Prepared by Atomic Layer Deposition
    Zhang, Tianbao
    Cao, Yuanyuan
    Gu, Zhenghao
    Zhu, Hao
    Chen, Lin
    Sun, Qingqing
    Zhang, David Wei
    PHYSICA STATUS SOLIDI-RAPID RESEARCH LETTERS, 2022, 16 (06):