Performance Estimation and Prototyping of Reconfigurable Near-Memory Computing Systems

被引:1
|
作者
Iskandar, Veronia [1 ]
Abd El Ghany, Mohamed A. [2 ,3 ]
Goehringer, Diana [1 ,4 ]
机构
[1] Tech Univ Dresden, Chair Adapt Dynam Syst, Dresden, Germany
[2] German Univ Cairo, Dept Elect, IES Lab, Cairo, Egypt
[3] Tech Univ Darmstadt, Darmstadt, Germany
[4] Ctr Scalable Data Analyt & Artificial Intelligenc, Leipzig, Germany
关键词
D O I
10.1109/FPL60245.2023.00065
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The concept of near-memory computing (NMC) has emerged as a promising solution to address the memory wall challenges faced by future computing architectures. By utilizing modern systems that integrate 3D-stacked DRAM memory, the NMC paradigm minimizes unnecessary data movement between the memory subsystem and the CPU. FPGA vendors have incorporated 3D-stacked memories into their products to meet the increasing bandwidth requirements of memory-intensive applications, enabling FPGAs to compete with GPU solutions in terms of speed and energy efficiency. Recent NMC proposals focus on different data processing workloads, including graph processing and machine learning. This work addresses the research questions of how to leverage the full bandwidth of 3D-stacked high-bandwidth memory and how to facilitate the adoption of the near-memory computing paradigm.
引用
收藏
页码:357 / 358
页数:2
相关论文
共 50 条
  • [11] Rapid system prototyping for high performance reconfigurable computing
    Shrivastava, S
    Jain, VK
    TENTH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEMS PROTOTYPING, PROCEEDINGS, 1999, : 32 - 37
  • [12] Rapid system prototyping for high performance reconfigurable computing
    Shrivastava, S.
    Jain, V.K.
    Proceedings of the International Workshop on Rapid System Prototyping, 1999, : 32 - 37
  • [13] Rapid system prototyping for high performance reconfigurable computing
    Jain, V
    Shrivastava, S
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2000, 5 (3-4) : 339 - 350
  • [15] HNMC: Hybrid Near-Memory Computing Circuit for Neural Network Acceleration
    Liu, Xiyan
    Liu, Qiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (11) : 4763 - 4767
  • [16] Dagger: Towards Efficient RPCs in Cloud Microservices With Near-Memory Reconfigurable NICs
    Lazarev, Nikita
    Adit, Neil
    Xiang, Shaojie
    Zhang, Zhiru
    Delimitrou, Christina
    IEEE COMPUTER ARCHITECTURE LETTERS, 2020, 19 (02) : 134 - 138
  • [17] Dagger: Efficient and Fast RPCs in Cloud Microservices with Near-Memory Reconfigurable NICs
    Lazarev, Nikita
    Xiang, Shaojie
    Adit, Neil
    Zhang, Zhiru
    Delimitrou, Christina
    ASPLOS XXVI: TWENTY-SIXTH INTERNATIONAL CONFERENCE ON ARCHITECTURAL SUPPORT FOR PROGRAMMING LANGUAGES AND OPERATING SYSTEMS, 2021, : 36 - 51
  • [18] HeNCoG: A Heterogeneous Near-memory Computing Architecture for Energy Efficient GCN Acceleration
    Hwang, Seung-Eon
    Song, Duyeong
    Park, Jongsun
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [19] Design and implementation of near-memory computing array architecture based on shared buffer
    Shan R.
    Gao X.
    Feng Y.
    Hui C.
    Cui X.
    Chai M.
    High Technology Letters, 2022, 28 (04) : 345 - 353
  • [20] Near-Memory Address Translation
    Picorel, Javier
    Jevdjic, Djordje
    Falsafi, Babak
    2017 26TH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT), 2017, : 303 - 317