Memory-Efficient LFSR Encoding and Weightage Driven Bit Transition for Improved Fault Coverage

被引:1
|
作者
Sowmiya, G. [1 ]
Malarvizhi, S. [1 ]
机构
[1] SRMIST, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
关键词
BIST; CUT; Encoding; LFSR; Pseudo-random test pattern; Randomness; TPG;
D O I
10.1080/03772063.2021.1958072
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Linear Feedback Shift Registers (LFSRs) have been employed as test pattern generators in BIST for decades; however, an emerging problem with design constraints leads to a lot of improvements in this field. This paper presents a memory-efficient encoding-based method to generate test patterns for a given primitive polynomial LFSR TPG. Here, test patterns generated from LFSR are divided into groups and follow encoding to transform into multiple test patterns. These newly generated encoded test patterns are further divided into transitional and non-transitional blocks which control the bit transitions over encoded values. This weighted driven bit transition also prevents certain bit transitions that reduce the dynamic power as well during the testing process. This TPG technique can be used for generating both pseudo-random test sequence and deterministic pattern generation by allowing fine control over bit transition and appropriate encoder design with the least hardware complexity overhead. The proposed technique has experimented over ISCAS '85 and some sequential part of ISCAS '89 benchmark circuits to validate the superiority in terms of memory efficiency compared to some well-known LFSR reseeding techniques and the hardware complexity reduction during BIST implementation. The proposed encoded test pattern also achieves a minimum of 14% test data volume and toggle control scheme in power reduction.
引用
收藏
页码:1783 / 1788
页数:6
相关论文
共 33 条
  • [21] Memory-Efficient Fine-Tuning of Compressed Large Language Models via sub-4-bit Integer Quantization
    Kim, Jeonghoon
    Lee, Jung Hyun
    Kim, Sungdong
    Park, Joonsuk
    Yoo, Kang Min
    Kwon, Se Jung
    ADVANCES IN NEURAL INFORMATION PROCESSING SYSTEMS 36 (NEURIPS 2023), 2023,
  • [22] Conflict Driven Scan Chain Configuration for High Transition Fault Coverage and Low Test Power
    Chen, Zhen
    Yin, Boxue
    Xiang, Dong
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 666 - +
  • [23] The ATPG Conflict-Driven Scheme for High Transition Fault Coverage and Low Test Cost
    Chen, Zhen
    Xiang, Dong
    Yin, Boxue
    2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 146 - +
  • [24] Hazard-Based Detection Conditions for Improved Transition Fault Coverage of Functional Test Sequences
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS, 2009, : 358 - +
  • [25] An improved fast encoding method for vector quantization based on memory efficient data structure
    Pan, ZB
    Kotani, K
    Ohmi, T
    2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 1119 - 1122
  • [26] Improved Memory-Efficient Subdomain Level Discontinuous Galerkin Time Domain Method for Periodic/Quasi-Periodic Structures
    Wen, Pengfei
    Ren, Qiang
    Chen, Jiefu
    Chen, Aixin
    Zhang, Yan
    IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, 2020, 68 (11) : 7471 - 7479
  • [27] Hazard-Based Detection Conditions for Improved Transition Fault Coverage of Scan-Based Tests
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (02) : 333 - 337
  • [28] Rethinking Space-Time Networks with Improved Memory Coverage for Efficient Video Object Segmentation
    Cheng, Ho Kei
    Tai, Yu-Wing
    Tang, Chi-Keung
    ADVANCES IN NEURAL INFORMATION PROCESSING SYSTEMS 34 (NEURIPS 2021), 2021, 34
  • [29] A Bit-Encoding Based New Data Structure for Time and Memory Efficient Handling of Spike Times in an Electrophysiological Setup
    Ljungquist, Bengt
    Petersson, Per
    Johansson, Anders J.
    Schouenborg, Jens
    Garwicz, Martin
    NEUROINFORMATICS, 2018, 16 (02) : 217 - 229
  • [30] A Bit-Encoding Based New Data Structure for Time and Memory Efficient Handling of Spike Times in an Electrophysiological Setup
    Bengt Ljungquist
    Per Petersson
    Anders J. Johansson
    Jens Schouenborg
    Martin Garwicz
    Neuroinformatics, 2018, 16 : 217 - 229