Electrically Doped PNPN Tunnel Field-Effect Transistor Using Dual-Material Polarity Gate with Improved DC and Analog/RF Performance

被引:3
|
作者
Shan, Chan [1 ]
Liu, Ying [2 ,3 ]
Wang, Yuan [3 ]
Cai, Rongsheng [4 ]
Su, Lehui [5 ]
机构
[1] Jimei Univ, Coll Ocean Informat Engn, Xiamen 361021, Peoples R China
[2] Univ Navarra, Dept Econ & Business, Pamplona 31006, Spain
[3] Xiamen Inst Software Technol, Dept Software Technol, Xiamen 361021, Peoples R China
[4] City Univ Macau, Fac Data Sci, Taipa 999078, Peoples R China
[5] Quanzhou Univ Informat Engn, Coll Software, Quanzhou 362000, Peoples R China
关键词
tunnel FETs (TFETs); electrically doped; dual-material gate (DMG); band-to-band tunneling (BTBT); analog/RF performance; N-I-N; DESIGN;
D O I
10.3390/mi14122149
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
A new structure for PNPN tunnel field-effect transistors (TFETs) has been designed and simulated in this work. The proposed structure incorporates the polarity bias concept and the gate work function engineering to improve the DC and analog/RF figures of merit. The proposed device consists of a control gate (CG) and a polarity gate (PG), where the PG uses a dual-material gate (DMG) structure and is biased at -0.7 V to induce a P+ region in the source. The PNPN structure introduces a local minimum on the conduction band edge curve at the tunneling junction, which dramatically reduces the tunneling width. Furthermore, we show that incorporating the DMG architecture further enhances the drive current and improves the subthreshold slope (SS) characteristics by introducing an additional electric field peak. The numerical simulation reveals that the electrically doped PNPN TFET using DMG improves the DC and analog/RF performances in comparison to a conventional single-material gate (SMG) device.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Ambipolarity Suppressed Dual-Material Double-Source T-Shaped Tunnel Field-Effect Transistor
    Satyendra Kumar
    Km. Sucheta Singh
    Kaushal Nigam
    Saurabh Chaturvedi
    Silicon, 2021, 13 : 2065 - 2070
  • [32] A Dual-Material Gate Junctionless Transistor With High-k Spacer for Enhanced Analog Performance
    Baruah, Ratul K.
    Paily, Roy P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (01) : 123 - 128
  • [33] Design and Performance Analysis of Gate Overlap Dual Material Tunnel Field Effect Transistor
    Buttol S.
    Balaji B.
    International Journal of Engineering, Transactions B: Applications, 2024, 37 (09): : 1773 - 1779
  • [34] Design and Performance Analysis of Gate Overlap Dual Material Tunnel Field Effect Transistor
    Buttol, S.
    Balaji, B.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2024, 37 (09): : 1773 - 1779
  • [35] In-Built N+ Pocket Electrically Doped Tunnel FET With Improved DC and Analog/RF Performance
    Li, Jun
    Liu, Ying
    Wei, Su-fen
    Shan, Chan
    MICROMACHINES, 2020, 11 (11)
  • [36] Performance Assessment of Electrostatically Doped Dual Pocket Vertical Tunnel Field-Effect Transistor
    Bhattacharyya, Amit
    Paul, Shaonli
    Debnath, Papiya
    De, Debashis
    Chanda, Manash
    MICRO AND NANOELECTRONICS DEVICES, CIRCUITS AND SYSTEMS, 2023, 904 : 227 - 238
  • [37] Analysis of a novel Si1-xGex/Si heterojunction stacked oxide double-gate tunnel field-effect transistor with asymmetry structure for improved DC and analog/RF performance
    Chen, Qing
    Yang, Lulu
    Li, Jianwei
    Liu, Hanxiao
    Qi, Zengwei
    Yang, Xiaofeng
    Chen, Dong
    He, Wei
    MICRO AND NANOSTRUCTURES, 2024, 185
  • [38] Analog performance of double gate junctionless tunnel field effect transistor
    M.W.Akram
    Bahniman Ghosh
    Journal of Semiconductors, 2014, (07) : 41 - 45
  • [39] Analog performance of double gate junctionless tunnel field effect transistor
    MWAkram
    Bahniman Ghosh
    Journal of Semiconductors, 2014, 35 (07) : 41 - 45
  • [40] Analog performance of double gate junctionless tunnel field effect transistor
    Akram, M. W.
    Ghosh, Bahniman
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (07)