Efficient Low-Latency Hardware Architecture for Module-Lattice-Based Digital Signature Standard

被引:1
|
作者
Truong, Quang Dang [1 ]
Duong, Phap Ngoc [1 ,2 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Dept Elect & Comp Engn, Incheon 22212, South Korea
[2] Univ Danang, Vietnam Korea Univ Informat & Commun Technol, Fac Comp Engn & Elect, Da Nang 50000, Vietnam
关键词
Computer architecture; Digital signatures; Standards; NIST; Arithmetic; Low latency communication; Quantum computing; Cryptography; Lattices; Public key cryptography; Field programmable gate arrays; Security management; Hardware security; Post-quantum cryptography (PQC); module-lattice-based digital signature standard (ML-DSA); crystals-Dilithium; lattice-based cryptography (LBC); number theoretic transform (NTT);
D O I
10.1109/ACCESS.2024.3370470
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The rapid advancement of powerful quantum computers poses a significant security risk to current public-key cryptosystems, which heavily rely on the computational complexity of problems such as discrete logarithms and integer factorization. As a result, CRYSTALS-Dilithium, a lattice-based digital signature scheme with the potential to be an alternative algorithm that can withstand both quantum and classical attacks, has been standardized as ML-DSA after NIST Post-Quantum Cryptography competition. While prior studies have proposed hardware designs to accelerate this cryptosystem, there is room for further optimization in the tradeoff between performance and hardware consumption. This paper addresses these limitations by presenting an efficient low-latency hardware architecture for ML-DSA, leveraging optimized timing schedules for its three main algorithms. The hardware implementation enables runtime switching main operations in ML-DSA with various security levels. We design flexible arithmetic and hash modules tailored for ML-DSA, the most time-consuming submodules and key determinants of the scheme implementation. Combined with efficient operation scheduling to maximize the utilized time of submodules, our design achieves the best latency among FPGA-based implementations, outperforming stateof-the-art works by 1.27 similar to 2.58x in terms of the area-time tradeoff metric. Therefore, the proposed hardware architecture demonstrates its practical applicability for digital signature cryptosystems in post-quantum era.
引用
收藏
页码:32395 / 32407
页数:13
相关论文
共 50 条
  • [41] Performance Evaluation of an Ethernet-Based Cabin Network Architecture Supporting a Low-Latency Service
    Geyer, Fabien
    Schneele, Stefan
    Fischer, Wolfgang
    COMMUNICATION TECHNOLOGIES FOR VEHICLES, NETS4CARS/NETS4TRAINS/NETS4AIRCRAFT 2014, 2014, 8435 : 69 - 80
  • [42] New approach to low-area, low-latency memory-based systolic architecture for FIR filters
    Vinitha, C. S.
    Sharma, R. K.
    JOURNAL OF INFORMATION & OPTIMIZATION SCIENCES, 2019, 40 (02): : 247 - 262
  • [43] Efficient low-latency RC4 architecture designs for IEEE 802.11i WEP/TKIP
    Lee, Jun-Dian
    Fan, Chih-Peng
    2007 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, VOLS 1 AND 2, 2007, : 64 - +
  • [44] Area-Time Efficient Hardware Architecture for Signature Based on Ed448
    Bisheh-Niasar, Mojtaba
    Azarderakhsh, Reza
    Kermani, Mehran Mozaffari
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (08) : 2942 - 2946
  • [45] Resolver-to-Digital Converter with Synchronous Demodulation for FPGA based Low-Latency Control Loops
    Lidozzi, A.
    Sabatini, V.
    Bifaretti, S.
    Brown, G.
    Solero, L.
    Crescimbini, F.
    2017 19TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'17 ECCE EUROPE), 2017,
  • [46] Digital Twin-assisted Offloading for Low-Latency and Energy-Efficient Multi-Layer Network
    Qadir, Muhammad Adnan
    Naeem, Muhammad
    Ejaz, Waleed
    ICC 2024 - IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, 2024, : 5141 - 5146
  • [47] An Optimized Approach for Efficient- Power and Low-Latency Fog Environment Based on the PSO Algorithm
    Jabour, Ishraq Madhi
    Al-Libawy, Hilal
    PROCEEDING OF 2021 2ND INFORMATION TECHNOLOGY TO ENHANCE E-LEARNING AND OTHER APPLICATION (IT-ELA 2021), 2021, : 52 - 57
  • [48] A cost-effective low-latency overlaid torus-based data center network architecture
    Wang, Ting
    Wang, Lu
    Hamdi, Mounir
    COMPUTER COMMUNICATIONS, 2018, 129 : 89 - 100
  • [49] The MEC-based Architecture Design for Low-latency and Fast Hand-off Vehicular Networking
    Zhou, Siyu
    Netalkar, Prasad Prakash
    Chang, Yanan
    Xu, Yang
    Chao, Jonathan
    2018 IEEE 88TH VEHICULAR TECHNOLOGY CONFERENCE (VTC-FALL), 2018,
  • [50] Memory Efficient Modular VLSI Architecture for Highthroughput and Low-Latency Implementation of Multilevel Lifting 2-D DWT
    Mohanty, Basant K.
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2011, 59 (05) : 2072 - 2084