Compact CMOS-Compatible Majority Gate Using Body Biasing in FDSOI Technology

被引:2
|
作者
de Abreu, Brunno Alves [1 ,2 ]
Mema, Albi [3 ]
Thomann, Simon [3 ]
Paim, Guilherme [1 ,2 ]
Flores, Paulo [2 ]
Bampi, Sergio [1 ]
Amrouch, Hussam [3 ]
机构
[1] Univ Fed Rio Grande Sul UFRGS, Inst Informat INF, Grad Program Microelect PGMICRO, BR-91501970 Porto Alegre, Brazil
[2] Inst Engn Sistemas & Comp Invest & Desenvolvimento, High Performance Comp Architectures & Syst HPCAS, P-1000029 Lisbon, Portugal
[3] Univ Stuttgart, Chair Semicond Test & Reliabil STAR, D-70174 Stuttgart, Germany
关键词
Logic synthesis; reliability; majority; minority;
D O I
10.1109/JETCAS.2023.3243150
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This is the first work that employs the body biasing feature, available in fully depleted silicon on insulator (FDSOI) technology nodes, to build CMOS-compatible compact majority (MAJ) and minority (MIN) logic gates. Compared to their CMOS counterpart, our novel MAJ/MIN gates exhibit considerably fewer transistors, 2.3x and 2x, respectively. The use of MAJ/MIN gates for logic synthesis has been widely investigated in the literature since any function can be realized using only these two gates. Nevertheless, the use of MAJ/MIN gates to synthesize circuits remained very limited because such gates are area hungry when implemented using conventional standard cells. Therefore, state-of-the-art research in the last decade has extensively focused on exploring beyond-CMOS technologies to build alternative MAJ/MIN gates. However, such emerging technologies are still immature and suffering considerably from variability. On the other hand, our novel FDSOI-based MAJ/MIN gates are based on mature CMOS commercial technologies. Our analysis of the proposed gates has been conducted using accurate SPICE simulations with an industry-compact transistor model, BSIM-IMG, calibrated for an industrial 14nm FDSOI technology. Using our developed MAJ/ MIN synthesis and error injection framework called MAJinBoo, we demonstrate that MAJ/MIN-based circuits exhibit an outstanding resiliency against errors due to the inherent voting-based computing. This encourages the employment of our MAJ/MIN gates in safety-critical applications where reliability is a prime concern.
引用
收藏
页码:86 / 95
页数:10
相关论文
共 50 条
  • [21] Plasmonic Modulator Using CMOS-Compatible Material Platform
    Babicheva, Viktoriia E.
    Kinsey, Nathaniel
    Naik, Gururaj V.
    Ferrera, Marcello
    Lavrinenko, Andrei V.
    Shalaev, Vladimir M.
    Boltasseva, Alexandra
    2014 8TH INTERNATIONAL CONGRESS ON ADVANCED ELECTROMAGNETIC MATERIALS IN MICROWAVES AND OPTICS (METAMATERIALS), 2014,
  • [22] A CMOS-compatible Biological Transducer for Creatinine Detection: MIP-gate ISFET
    Lin, Chen-Fu
    Tsai, Hann-Huei
    Juang, Ying-Zong
    Su, Yan-Kuin
    Li, Wang-Long
    Wang, Ruey-Lue
    Lin, Hung-Yin
    Guo, Jia-Yu
    Tsai, Tian-Jun
    Liu, Bin-Da
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 525 - +
  • [23] Analysis of Gate-Metal Resistance in CMOS-Compatible RF GaN HEMTs
    ElKashlan, R. Y.
    Rodriguez, R.
    Yadav, S.
    Khaled, A.
    Peralagu, U.
    Alian, A.
    Waldron, N.
    Zhao, M.
    Wambacq, P.
    Parvais, B.
    Collaert, N.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (11) : 4592 - 4596
  • [24] CMOS-compatible wafer-level microdevice-distribution technology
    Guerre, R.
    Drechsler, U.
    Jubin, D.
    Despont, M.
    TRANSDUCERS '07 & EUROSENSORS XXI, DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007,
  • [25] DEVELOPMENT OF ADVANCED CMOS-COMPATIBLE BIPOLAR-TRANSISTOR FOR BICMOS TECHNOLOGY
    NOUAILHAT, A
    GIROULT, G
    DELPECH, P
    GERODOLLE, A
    ELECTRONICS LETTERS, 1988, 24 (25) : 1581 - 1583
  • [26] Submicron piezoresistive cantilevers in a CMOS-compatible technology for intermolecular force detection
    Villanueva, G
    Montserrat, J
    Pérez-Murano, F
    Rius, G
    Bausells, J
    MICROELECTRONIC ENGINEERING, 2004, 73-4 : 480 - 486
  • [27] Tunable work function molybdenum gate technology for FDSOI-CMOS
    Ranade, P
    Choi, YK
    Ha, D
    Agarwal, A
    Ameen, M
    King, TJ
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 363 - 366
  • [28] Supercontinuum enhancement using Bragg solitons on a CMOS-compatible chip
    Sahin, Ezgi
    Blanco-Redondo, Andrea
    Ng, Doris K. T.
    Png, Ching E.
    Eggleton, Benjamin J.
    Tan, Dawn T. H.
    NONLINEAR OPTICS AND APPLICATIONS XI, 2019, 11026
  • [29] CMOS-Compatible Wearable Sensors Fabricated Using Controlled Spalling
    Sakuma, Katsuyuki
    Hu, Huan
    Liu, Xiao Hu
    Ni, Jiamin
    Bedell, Stephen W.
    Webb, Bucknell
    Wright, Steven L.
    Lauro, Paul
    Latzko, Ken
    Agno, Marlon
    Tornello, James
    Knickerbocker, John U.
    IEEE SENSORS JOURNAL, 2019, 19 (18) : 7868 - 7874
  • [30] A novel CMOS-compatible top-floating-gate EEPROM cell for embedded applications
    Mc Carthy, D
    Duane, R
    O'Shea, M
    Duffy, R
    Mc Carthy, K
    Kelliher, AM
    Concannon, A
    Mathewson, A
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (07) : 1708 - 1711