Efficient Implementation of Boolean Logic Functions Using Double Gate Charge-Trapping Memory for In-Memory Computing

被引:3
|
作者
Ansari, Md. Hasan Raza [1 ]
El-Atab, Nazek [1 ]
机构
[1] King Abdullah Univ Sci & Technol KAUST, Dept Elect & Comp Engn, SAMA Labs, Thuwal 23955, Saudi Arabia
关键词
Boolean function implementation; charge trapping memory (CTM); double gate (DG); Fowler-Nordheim (FN); nonvolatile; SONOS; INTERPOLY DIELECTRICS; FLASH; DEVICES;
D O I
10.1109/TED.2024.3353703
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we have utilized a vertical double gate (DG) charge-trapping memory (CTM) to implement Boolean logic functions for in-memory computing (IMC). IMC architecture is an efficient and revolutionary computing paradigm that can overcome the limitations of von Neumann's computing. The independent gate operation of the device successfully implements the in-memory logic functions such as AND, OR, NAND, and NOR in two steps, namely, program and read operations. Moreover, the proposed method with a DG efficiently implements the XOR and XNOR operations. Furthermore, the device is simulated with high- kappa kappa material (Al2O3 ) as blocking oxide to reduce the time and voltage for low energy consumption. The DG-CTM consumes similar to 22.5 fJ to implement the AND Boolean logic function. The two-step reliable and low power consumption process Fowler-Nordheim (FN tunneling) makes the device promising for next-generation IMC systems.
引用
收藏
页码:1879 / 1885
页数:7
相关论文
共 50 条
  • [41] Efficient In-Memory AES Encryption Implementation Using a General Memristive Logic: Surmounting the Data Movement Bottleneck.
    Ma, Mingyuan
    Zhu, Yu
    Zhu, Zhenhua
    Yuan, Rui
    Liu, Jialong
    Xu, Liying
    Yang, Yuchao
    Wang, Yu
    IEEE NANOTECHNOLOGY MAGAZINE, 2022, 16 (02) : 24 - 38
  • [42] Two-Terminal Charge-Trapping WORM Memory Device Using Anodic Aluminum Oxide
    Hourdakis, E.
    Nassiopoulou, A. G.
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2012, 12 (10) : 7968 - 7974
  • [43] Energy-Efficient Vertically Stacked NSFET-based CTM for Logic in-memory Computing
    Ansari, Md Hasan Raza
    Kumar, Naveen
    Georgiev, Vihar
    El-Atab, Nazek
    2024 IEEE 24TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO 2024, 2024, : 370 - 374
  • [44] A new scalable self-aligned dual-bit split-gate charge-trapping memory device
    Breuil, L
    Haspeslagh, L
    Blomme, P
    Wellekens, D
    De Vos, J
    Lorenzini, M
    Van Houdt, J
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (10) : 2250 - 2257
  • [45] Organic-Transistor-Based Nano-Floating-Gate Memory Devices Having Multistack Charge-Trapping Layers
    Kim, Yong-Mu
    Kim, Soo-Jin
    Lee, Jang-Sik
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (05) : 503 - 505
  • [46] Approximate In-Memory Computing using Memristive IMPLY Logic and its Application to Image Processing
    Fatemieh, Seyed Erfan
    Reshadinezhad, Mohammad Reza
    TaheriNejad, Nima
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3115 - 3119
  • [47] Implementation of Image Compression by Using High-Precision In-Memory Computing Scheme Based on NOR Flash Memory
    Zhang, Dong
    Wang, Hai
    Feng, Yang
    Zhan, Xuepeng
    Chen, Jiezhi
    Liu, Jing
    Liu, Ming
    IEEE ELECTRON DEVICE LETTERS, 2021, 42 (11) : 1603 - 1606
  • [48] Design of an Efficient Charge-Trapping Layer with a Built-In Tunnel Barrier for Reliable Organic-Transistor Memory
    Park, Young-Su
    Lee, Jang-Sik
    ADVANCED MATERIALS, 2015, 27 (04) : 706 - 711
  • [49] Implementation of Functionally Complete Boolean Logic and 8-bit Adder in CMOS Compatible 1T1R RRAMs for In-Memory Computing
    Wang, Z. R.
    Li, Y.
    Su, Y. T.
    Zhou, Y. X.
    Yin, K. S.
    Cheng, L.
    Chang, T. C.
    Xue, K. H.
    Sze, S. M.
    Miao, X. S.
    2018 IEEE 10TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2018, : 62 - 65
  • [50] Fabrication and Evaluation of Split-Gate Type Charge-Trapping Nonvolatile Memory with High-k Trapping and Blocking Layers for Embedded Flash
    Wang, Y. Z.
    Amo, A.
    Tsukuda, E.
    Sonoda, K.
    Ogura, R.
    Kimura, S.
    Saito, T.
    Yamaguchi, T.
    Mihara, T.
    Inoue, M.
    Ogata, T.
    TWENTIETH INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY (IWJT 2021), 2021, : 8 - 11