Design of High-Speed, Low-Power Sensing Circuits for Nano-Scale Embedded Memory

被引:0
|
作者
Lee, Sangheon [1 ]
Park, Gwanwoo [1 ]
Jeong, Hanwool [1 ,2 ]
机构
[1] Kwangwoon Univ, Dept Elect Engn, Seoul 01897, South Korea
[2] Articron Inc, Ansan 15588, South Korea
关键词
static random-access memory; sensing circuit; offset voltage; COMPUTE-IN-MEMORY; SUBTHRESHOLD SRAM; AMPLIFIER; OFFSET; CANCELLATION; BITLINE; MACRO; YIELD; ARRAY; CMOS;
D O I
10.3390/s24010016
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper comparatively reviews sensing circuit designs for the most widely used embedded memory, static random-access memory (SRAM). Many sensing circuits for SRAM have been proposed to improve power efficiency and speed, because sensing operations in SRAM dominantly determine the overall speed and power consumption of the system-on-chip. This phenomenon is more pronounced in the nanoscale era, where SRAM bit-cells implemented near minimum-sized transistors are highly influenced by variation effects. Under this condition, for stable sensing, the control signal for accessing the selected bit-cell (word-line, WL) should be asserted for a long time, leading to increases in the power dissipation and delay at the same time. By innovating sensing circuits that can reduce the WL pulse width, the sensing power and speed can be efficiently improved, simultaneously. Throughout this paper, the strength and weakness of many SRAM sensing circuits are introduced in terms of various aspects-speed, area, power, etc.
引用
收藏
页数:24
相关论文
共 50 条
  • [21] A comparative study of CMOS circuit design styles for low-power high-speed VLSI circuits
    Bisdounis, L
    Gouvetas, D
    Koufopavlou, O
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (06) : 599 - 613
  • [22] Design and implementation of a nano-scale high-speed multiplier for signal processing applications
    Ahmadpour, Seyed-Sajad
    Navimipour, Nima Jafari
    Ul Ain, Noor
    Kerestecioglu, Feza
    Yalcin, Senay
    Avval, Danial Bakhshayeshi
    Hosseinzadeh, Mehdi
    NANO COMMUNICATION NETWORKS, 2024, 41
  • [23] High-speed and low-power design techniques for TCAM macros
    Wang, Chao-Ching
    Wang, Jinn-Shyan
    Yeh, Chingwei
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 530 - 540
  • [24] High-speed and low-power design of parallel turbo decoder
    He, ZY
    Roy, S
    Fortier, P
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 6018 - 6021
  • [25] ASIC Design of High-Speed Low-Power HDLC Controller
    陈禾
    韩月秋
    Journal of Beijing Institute of Technology, 2003, (S1) : 66 - 69
  • [26] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Rafiq, Ahsan
    Chaudhry, Shabbir Majeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5500 - 5532
  • [27] HIGH-SPEED LOW-POWER GAAS CROSSPOINT SWITCH DESIGN
    BAGHERI, M
    ELECTRONICS LETTERS, 1990, 26 (15) : 1142 - 1144
  • [28] ASIC Design of High-Speed Low-Power HDLC Controller
    陈禾
    韩月秋
    Journal of Beijing Institute of Technology(English Edition), 2003, (English Edition) : 66 - 69
  • [29] Investigation on low-voltage low-power silicon bipolar design topology for high-speed digital circuits
    Schuppener, G
    Pala, C
    Mokhtari, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) : 1051 - 1054
  • [30] High-speed and low-power UWB radio system design
    Namgoong, Won
    CONFERENCE RECORD OF THE FORTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1-5, 2007, : 1320 - 1323