TSV-based Stacked Silicon Capacitor with Embedded Package Platform

被引:2
|
作者
Hwang, Kyojin [1 ]
Hwang, Jisoo [1 ]
Jung, Woobin [1 ]
Lee, Heeseok [1 ]
Pak, Junso [1 ]
Kim, Junghwa [1 ]
机构
[1] Samsung Elect Co Ltd, S LSI Business, Hwaseong Si, South Korea
关键词
Stacked silicon capacitor; TSV silicon capacitor; embedded silicon capacitor; DESIGN;
D O I
10.1109/ECTC51909.2023.00232
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, authors propose a new type of trough silicon via (TSV)-based stacked silicon capacitor (SSC). This SSC is designed by stacking two silicon capacitor wafers, thereby connecting wafers with Cu to Cu bonding. As a result of wafer stack, SSC can have two times of capacitance and lower ESL characteristics when compared with the same size of Conventional Silicon Capacitor (CSC). Furthermore, if we stack n wafers additionally, we will be able to acquire N times of capacitance. In addition, when we adopt this SSC as an embedded capacitor (eCAP) in a cored substrate system on a chip (SoC) package, SSC has the advantage of reducing the distance from bumps to a decoupling capacitor. And we can design two sided bump SSC that allows the area of bottom side of the SSC can be used for power delivery network (PDN) design. Thus, shortcut PDN design through TSV is possible. As a result, the inductance generated in the package is reduced and the Power Integrity (PI) characteristic is improved. Through this work, we provide a comparative study of SSC, conventional silicon capacitor, and conventional ceramic capacitor with a cored substrate platform for premium mobile SoC products. Impedance characteristics and voltage drop simulation experimental results are provided in this paper. Through electrical performance simulation analysis, the effect of the new technology in this work on the performance improvement of the SoC package will be demonstrated through performance measurement evaluation finally.
引用
收藏
页码:1359 / 1363
页数:5
相关论文
共 50 条
  • [1] Decoupling Capacitor Stacked Chip (DCSC) in TSV-based 3D-ICs
    Song, Eunseok
    Koo, Kyoungchoul
    Kim, Myunghoi
    Pak, Jun So
    Kim, Joungho
    2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 235 - 238
  • [2] Development of a Stacked WCSP Package Platform using TSV (Through Silicon Via) Technology
    Dunne, Rajiv
    Takahashi, Yoshimi
    Mawatari, Kazuaki
    Matsuura, Masamitsu
    Bonifield, Tom
    Steinmann, Philipp
    Stepniak, Dave
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1062 - 1067
  • [3] Testing TSV-Based Three-Dimensional Stacked ICs
    Marinissen, Erik Jan
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1689 - 1694
  • [4] A TSV-Based Bio-Signal Package With μ-Probe Array
    Chou, Lei-Chun
    Lee, Shih-Wei
    Huang, Po-Tsang
    Chang, Chih-Wei
    Chiang, Cheng-Hao
    Wu, Shang-Lin
    Chuang, Ching-Te
    Chiou, Jin-Chern
    Hwang, Wei
    Wu, Chung-Hsi
    Chen, Kuo-Hua
    Chiu, Chi-Tsung
    Tong, Ho-Ming
    Chen, Kuan-Neng
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (02) : 256 - 258
  • [5] TSV-based Decoupling Capacitor Schemes in 3D-IC
    Song, Eunseok
    Pak, Jun So
    Kim, Joungho
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1340 - 1344
  • [6] Fault Diagnosis of TSV-based Interconnects in 3-D Stacked Designs
    Rajski, J.
    Tyszer, J.
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [7] Approximate TSV-based 3D Stacked Integrated Circuits by Inexact Interconnects
    Masadeh, Mahmoud S.
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2022, 13 (08) : 682 - 690
  • [8] Decoupling Capacitor Topologies for TSV-Based 3-D ICs With Power Gating
    Wang, Hailang
    Salman, Emre
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 2983 - 2991
  • [9] Compact High-Gain mmWave Antenna for TSV-Based System-in-Package Application
    Hu, Sanming
    Xiong, Yong-Zhong
    Wang, Lei
    Li, Rui
    Shi, Jinglin
    Lim, Teck-Guan
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (05): : 841 - 846
  • [10] A Comprehensive Platform for Thermal Studies in TSV-based 3D Integrated Circuits
    Souare, P. M.
    Coudrain, P.
    Colonna, J. P.
    Fiori, V.
    Farcy, A.
    de Crecy, F.
    Borbely, A.
    Ben-Jamaa, H.
    Laviron, C.
    Gallois-Garreignot, S.
    Giraud, B.
    Hotellier, N.
    Franiatte, R.
    Dumas, S.
    Chancel, C.
    Riviere, J. -M.
    Pruvost, J.
    Cheramy, S.
    Tavernier, C.
    Michailos, J.
    Le Pailleur, L.
    2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2014,