Modeling and Measurement of 3D Solenoid Inductor Based on Through-Silicon Vias

被引:5
|
作者
Yin, Xiangkun [1 ]
Wang, Fengjuan [2 ]
Zhu, Zhangming [1 ]
Pavlidis, Vasilis F. [3 ]
Liu, Xiaoxian [1 ]
Lu, Qijun [1 ]
Liu, Yang [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Sch Microelect, Shaanxi Key Lab Integrated Circuits & Syst, Xian 710071, Peoples R China
[2] Xian Univ Tech, Sch Automation & Informat Engn, Xian 710048, Peoples R China
[3] Univ Manchester, Dept Comp Sci, Manchester M139PL, England
关键词
Semiconductor device modeling; Inductance; Analytical models; Solid modeling; Three-dimensional displays; Integrated circuit modeling; Inductors; Analytical model; Solenoid inductor; Passive microwave devices; Three-dimensional integrated circuit; Through-silicon vias (TSVs); Finite element method (FEM); FILTER;
D O I
10.23919/cje.2020.00.340
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-silicon via (TSV) provides vertical interconnectivity among the stacked dies in three-dimensional integrated circuits (3D ICs) and is a promising option to minimize 3D solenoid inductors for on-chip radio-frequencyapplications. In this paper, a rigorous analytical inductance model of 3D solenoid inductor is proposed based on the concept of loop and partial inductance. And a series of 3D samples are fabricated on 12-in high-resistivity silicon wafer using low-cost standard CMOS-compatible process. The results of the proposed model match very well with those obtained by simulation and measurement. With this model, the inductance can be estimated accurately and efficiently over a wide range of inductor windings, TSV height, space, and pitch.
引用
收藏
页码:365 / 374
页数:10
相关论文
共 50 条
  • [11] Cluster-error correction for through-silicon vias in 3D ICs
    Huang, Tsung-Chu
    ELECTRONICS LETTERS, 2015, 51 (03) : 289 - 290
  • [12] Modeling of Carbon Nanotube-Based Differential Through-Silicon Vias in 3-D ICs
    Zhao, Wen-Sheng
    Hu, Qing-Hao
    Fu, Kai
    Zhang, Yuan-Yuan
    Wang, Da-Wei
    Wang, Jing
    Hu, Yue
    Wang, Gaofeng
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 492 - 499
  • [13] Wideband Modeling and Characterization of Differential Through-Silicon Vias for 3-D ICs
    Zhao, Wen-Sheng
    Zheng, Jie
    Liang, Feng
    Xu, Kuiwen
    Chen, Xi
    Wang, Gaofeng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1168 - 1175
  • [14] RF Characterization and Modeling of Through-Silicon Vias
    Sun, X.
    Ryckaert, J.
    Van der Plas, G.
    Beyne, E.
    2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,
  • [15] Three-Dimensional On-Chip Inductor Design Based on Through-Silicon Vias
    Liang, Feng
    Zhao, Si-Qi
    Chen, Aobo
    Wang, Gaofeng
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [16] Effect of Scaling Copper Through-Silicon Vias on Stress and Reliability for 3D Interconnects
    Spinella, Laura
    Park, Miseok
    Im, Jang-Hi
    Ho, Paul
    Tamura, Nobumichi
    Jiang, Tengfei
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 80 - 82
  • [17] Electrical Characterization Method to Study Barrier Integrity in 3D Through-Silicon Vias
    Li, Y. -L.
    Velenis, D.
    Kauerauf, T.
    Stucchi, M.
    Civale, Y.
    Redolfi, A.
    Croes, K.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 304 - 308
  • [18] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    方孺牛
    孙新
    缪旻
    金玉丰
    Journal of Semiconductors, 2016, 37 (10) : 97 - 102
  • [19] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    Fang Runiu
    Sun Xin
    Miao Min
    Jin Yufeng
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (10)
  • [20] Combined Symbol Error Correction and Spare Through-Silicon Vias for 3D Memories
    Garcia-Herrero, Francisco
    Sanchez-Macian, Alfonso
    Maestro, Juan Antonio
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (04) : 2139 - 2145