Implementation of Taguchi Method in Improving the Logic Gates Performance based on Carbon Nanotube Field Effect Transistor Technology

被引:0
|
作者
Hadi, M. F. Abdul [1 ]
Hussin, H. [1 ]
Muhamad, M. [1 ]
Abd Wahab, Y. [2 ]
机构
[1] Univ Teknol MARA, Coll Engn, Sch Elect Engn, Shah Alam 40450, Selangor, Malaysia
[2] Univ Malaya, Nanotechnol & Catalysis Res Ctr, Kuala Lumpur, Malaysia
关键词
Carbon nanotube; Taguchi method; power consumption; delay; ANOVA;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The International Roadmap for Device and Systems (IRDS) 2022 has emphasized the potential of CNTFETs to replace CMOS technology. Therefore, the substitution of silicon with carbon nanotubes (CNTs) has the potential to open new possibilities for the semiconductor industry, due to their compact size and superior electrical properties. Thus, this project utilized Cadence Virtuoso software to develop an optimized CNTFET design using Taguchi method. In this design, the Taguchi method was implemented to determine the best combination of design parameter and material for optimum CNTFET performance. The design parameter and material that had been chosen were the diameter of carbon nanotube, dielectric material and oxide thickness. The optimized CNTFET model is implemented in circuit study to analyse the propagation delay and power consumption. Five circuits had been designed from the optimized CNTFET which are the inverter, AND, OR, NAND and NOR circuit. The Taguchi Optimization method resulted in significant reductions in the power -delay product (PDP) for all circuits examined, ranging from 7.9954% for the AND circuit to an exceptional 99.9622% for the inverter circuit. These findings highlight the potential for improved power efficiency and faster circuit operation when utilizing the Taguchi Optimization approach.
引用
收藏
页码:323 / 332
页数:10
相关论文
共 50 条
  • [31] A Carbon Nanotube Field-Effect Transistor with a Cantilevered Carbon Nanotube Gate
    Matsunaga, Naoyuki
    Arie, Takayuki
    Akita, Seiji
    APPLIED PHYSICS EXPRESS, 2012, 5 (06)
  • [32] Carbon nanotube field-effect transistor with a carbon nanotube gate electrode
    Park, Ji-Yong
    NANOTECHNOLOGY, 2007, 18 (09)
  • [33] Carbon Nanotube Field Effect Transistor Switching Logic for Designing Efficient Ternary Arithmetic Circuits
    Bastani, Narges Hajizadeh
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (02) : 118 - 129
  • [34] MODELLING LOGIC GATES DESIGN USING PYRROLE BASED SINGLE MOLECULAR FIELD EFFECT TRANSISTOR
    Hariharan, R. M.
    Thiruvadigal, D. J.
    DIGEST JOURNAL OF NANOMATERIALS AND BIOSTRUCTURES, 2016, 11 (03) : 873 - 882
  • [35] A HSPICE model of carbon nanotube field effect transistor
    Zhao Xiao-Hui
    Cai Li
    Zhang Peng
    ACTA PHYSICA SINICA, 2013, 62 (13)
  • [36] A Comparative Study of CMOS and Carbon Nanotube Field Effect Transistor Based Inverter at 32 nm Technology Node
    Saha, P.
    Jain, A.
    Sarkar, S. K.
    ASIAN JOURNAL OF CHEMISTRY, 2013, 25 : S424 - S426
  • [37] Cooperative Carbon Nanotube Nanomanipulation For Field Effect Transistor
    Chen, Donglei
    Yang, Zhan
    Chen, Tao
    Sun, Lining
    Fukuda, Toshio
    2019 14TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS (IEEE-NEMS 2019), 2019, : 377 - 380
  • [38] Graphical modelling of carbon nanotube field effect transistor
    Sahoo, R.
    Mishra, R. R.
    INTERNATIONAL CONFERENCE ON MATERIALS SCIENCE AND TECHNOLOGY (ICMST 2012), 2015, 73
  • [39] Electrochemical carbon nanotube field-effect transistor
    Krüger, M
    Buitelaar, MR
    Nussbaumer, T
    Schönenberger, C
    Forró, L
    APPLIED PHYSICS LETTERS, 2001, 78 (09) : 1291 - 1293
  • [40] Performance Analysis of Nano Transistor Based Binary and Ternary Logic Gates
    Venkataiah, C.
    Rao, Y. Mallikarjuna
    Rambabu, S.
    Kumar, T. S.
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2024, 16 (02): : 66 - 75