Analysis of Nanosheet Field-Effect Transistor With Local Bottom Isolation

被引:2
|
作者
You, Jiwon [1 ]
Kim, Hyunwoo [2 ]
Kwon, Daewoong [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul 04763, South Korea
[2] Konkuk Univ, Dept Elect & Elect Engn, Seoul 05029, South Korea
关键词
Logic gates; Doping; Semiconductor process modeling; Germanium; Epitaxial growth; Capacitance; Calibration; Band-to-band tunneling (BTBT); bottom isolation (BO); nanosheet FET (NSFET); punchthrough stopper; FINFET;
D O I
10.1109/TED.2024.3373723
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a three-channel-based nanosheetfield-effect transistor (BO NSFET3-channel) adopting abottom isolation (BO) under inner gate regions to allevi-ate subleakage current as well as parasitic capacitance, simultaneously. To thoroughly evaluate the superiority ofthe proposed device, the conventional four-channel-basedNSFETs were used with punchthrough stop (PTS) dop-ing (NSFET4-channel) and BO scheme (BO NSFET4-channel)as references, and the electrical characteristics for each device were investigated using the 3-D technologycomputer-aided design (TCAD) simulations. For the pro-posed BO NSFET3-channel, although the PTS doping was not applied, it was observed that off-current and subthresh-old swing (SS) characteristics are almost the same with the conventional NSFET4-channel with PTS doping because BO scheme can physically suppress direct source-to-drain leakage. It can also have less gate-induced drain leakage (GIDL) between the inner gate and substrate by BO schemeand small drain-to-substrate junction leakages by PTS dop-ing skip. Furthermore, it was revealed that parasitic gateoxide capacitances are decreased about 9.03% comparedto the references by adding the BO scheme under theinner gates, which hinders the bottom channel formation. As a result, it was confirmed that the intrinsic delay ofthe proposed device is improved 7.1% at I-D,I-OFF=2 nA/mu m compared to the conventional one. This proposed BO scheme would be beneficial for both n- and p-type NSFET devices and can provide valuable insights for the design ofthe next-generation logic devices.
引用
收藏
页码:2844 / 2848
页数:5
相关论文
共 50 条
  • [41] Analysis of a modified recessed active tunneling field-effect transistor
    Kim, HuiJung
    Choi, Seongwook
    Yoo, NakWon
    Rhee, SeungMan
    Lee, Myoung Jin
    Park, Young June
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (07)
  • [42] Junctionless multigate field-effect transistor
    Lee, Chi-Woo
    Afzalian, Aryan
    Akhavan, Nima Dehdashti
    Yan, Ran
    Ferain, Isabelle
    Colinge, Jean-Pierre
    APPLIED PHYSICS LETTERS, 2009, 94 (05)
  • [43] A ferroelectric semiconductor field-effect transistor
    Si, Mengwei
    Saha, Atanu K.
    Gao, Shengjie
    Qiu, Gang
    Qin, Jingkai
    Duan, Yuqin
    Jian, Jie
    Niu, Chang
    Wang, Haiyan
    Wu, Wenzhuo
    Gupta, Sumeet K.
    Ye, Peide D.
    NATURE ELECTRONICS, 2019, 2 (12) : 580 - 586
  • [44] HETEROJUNCTION FIELD-EFFECT TRANSISTOR LASER
    SUZUKI, Y
    YAJIMA, H
    SHIMOYAMA, K
    INOUE, Y
    KATOH, M
    GOTOH, H
    ELECTRONICS LETTERS, 1990, 26 (19) : 1632 - 1633
  • [45] Contact Electrification Field-Effect Transistor
    Zhang, Chi
    Tang, Wei
    Zhang, Limin
    Han, Changbao
    Wang, Zhong Lin
    ACS NANO, 2014, 8 (08) : 8702 - 8709
  • [46] AN EPITAXIAL GAAS FIELD-EFFECT TRANSISTOR
    SHAPIRO, JS
    GIORGIO, V
    PROCEEDINGS OF THE IEEE, 1969, 57 (11) : 2085 - &
  • [47] SUPERCONDUCTIVE MAGNETOELECTRIC FIELD-EFFECT TRANSISTOR
    HSIANG, TY
    SOBOLEWSKI, R
    IEEE ELECTRON DEVICE LETTERS, 1989, 10 (05) : 183 - 185
  • [48] AN AMBIPOLAR FIELD-EFFECT TRANSISTOR MODEL
    PFLEIDERER, H
    KUSIAN, W
    BULLEMER, B
    SIEMENS FORSCHUNGS-UND ENTWICKLUNGSBERICHTE-SIEMENS RESEARCH AND DEVELOPMENT REPORTS, 1985, 14 (02): : 69 - 75
  • [49] A polysaccharide bioprotonic field-effect transistor
    Chao Zhong
    Yingxin Deng
    Anita Fadavi Roudsari
    Adnan Kapetanovic
    M.P. Anantram
    Marco Rolandi
    Nature Communications, 2
  • [50] AN EPITAXIAL GAAS FIELD-EFFECT TRANSISTOR
    HOOPER, WW
    LEHRER, WI
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1967, 55 (07): : 1237 - &