A low noise 2.2 GHz PLL ASIC for the CSR external-target experiment

被引:0
|
作者
Hu, Z. [1 ]
Gao, C. [1 ]
Tian, X. [2 ]
Zhu, P.
Liu, J. [1 ]
Wang, H. [1 ]
Chen, K. [1 ]
You, B. [1 ]
Xiao, L. [1 ]
Guo, D. [1 ]
Yang, P. [1 ]
Qiao, Y. [1 ]
Li, Y. [1 ]
Liu, X. [1 ]
Chen, Q. [1 ]
Sun, X. [1 ]
Huang, G. [1 ]
Liu, F. [1 ]
机构
[1] Cent China Normal Univ, Key Lab Quark & Lepton Phys MOE, PLAC, Wuhan 430079, Hubei, Peoples R China
[2] Hubei Univ Sci & Technol, Sch Resources Environm Sci & Engn, Xianning 437100, Hubei, Peoples R China
基金
中国国家自然科学基金;
关键词
Analogue electronic circuits; CMOS readout of gaseous detectors; Front-end electronics for detector readout;
D O I
10.1088/1748-0221/18/02/C02011
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
This paper presents the design and test results of a low noise Phase Locked Loop (PLL) Application Specific Integrated Circuit (ASIC), which is designed for the data transmission system in a pixel chip for a beam monitor of the Cooling Storage Ring (CSR) external target experiment at HIRFL in China. The proposed PLL consists of a differential ring oscillator, a digital divider, a three-state phase frequency detector, a current charge pump, a second-order loop filter and current mode level buffers. A prototype PLL ASIC has been fabricated in a standard 130 nm CMOS process. The test results show that the frequency of the output clock is about 2.2 GHz with a phase noise of -90 dBc/Hz at a frequency offset of 1 MHz and a root mean square jitter of 1.15 ps. The core circuit of the PLL consumes about 30 mW under the power supply of 1.2 V.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Classifier for centrality determination with zero-degree calorimeter at the cooling-storage-ring external-target experiment
    Zhang, Biao
    Liu, Li-Ke
    Pei, Hua
    Shi, Shu-Su
    Xu, Nu
    Wang, Ya-Ping
    NUCLEAR SCIENCE AND TECHNIQUES, 2023, 34 (11)
  • [42] Classifier for centrality determination with zero-degree calorimeter at the cooling-storage-ring external-target experiment
    Biao Zhang
    Li-Ke Liu
    Hua Pei
    Shu-Su Shi
    Nu Xu
    Ya-Ping Wang
    NuclearScienceandTechniques, 2023, 34 (11) : 172 - 177
  • [43] Readout Electronics of T0 Detector in the External Target Experiment of CSR in HIRFL
    Deng, Peipei
    Zhao, Lei
    Lu, Jiaming
    Xia, Pinzheng
    Liu, Jinxin
    Li, Min
    Liu, Shubin
    An, Qi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (06) : 1315 - 1323
  • [44] Chip Design of 10 GHz Low Phase Noise and Small Chip Area PLL
    Huang, J. F.
    Lai, W. C.
    Wen, J. Y.
    Mao, C. C.
    2013 8TH INTERNATIONAL ICST CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2013, : 276 - 280
  • [45] A 64-84-GHz PLL With Low Phase Noise in an 80-GHz SiGe HBT Technology
    Liu, Gang
    Trasser, Andreas
    Schumacher, Hermann
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (12) : 3739 - 3748
  • [46] Prototype studies on the forward MWDC tracking array of the external target experiment at HIRFL-CSR
    Yi Han
    Zhang Zhao
    Xiao Zhi-Gang
    Cheng Wen-Jing
    Lu Li-Ming
    Yan Wei-Hua
    Wang Ren-Sheng
    Li Hong-Jie
    Huang Yan
    Zhang Yan
    Duan Li-Min
    Hu Rong-Jiang
    Lu Chen-Gui
    Yang He-Run
    Ma Peng
    CHINESE PHYSICS C, 2014, 38 (12)
  • [47] Prototype studies on the forward MWDC tracking array of the external target experiment at HIRFL-CSR
    易晗
    张钊
    肖志刚
    程文静
    吕黎明
    闫威华
    王仁生
    李红洁
    黄彦
    张嫣
    段利敏
    胡荣江
    鲁辰桂
    杨贺润
    马朋
    Chinese Physics C, 2014, (12) : 41 - 45
  • [48] Prototype studies on the forward MWDC tracking array of the external target experiment at HIRFL-CSR
    易晗
    张钊
    肖志刚
    程文静
    吕黎明
    闫威华
    王仁生
    李红洁
    黄彦
    张嫣
    段利敏
    胡荣江
    鲁辰桂
    杨贺润
    马朋
    Chinese Physics C, 2014, 38 (12) : 41 - 45
  • [49] A 24 GHz PLL with low phase noise for 60 GHz Sliding-IF transceiver in a 65-nm CMOS
    Liu, Yang
    Li, Zhiqun
    Gao, Hao
    MICROELECTRONICS JOURNAL, 2021, 113
  • [50] A low-noise 1.6-GHz CMOS PLL with on-chip loop filter
    Parker, J
    Ray, D
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 407 - 410