Design and realization of area-efficient approximate multiplier structures for

被引:1
|
作者
Anguraj, Parthibaraj [1 ]
Krishnan, Thiruvenkadam [1 ]
机构
[1] KRamakrishnan Coll Technol, Dept Elect & Commun Engn, Trichy, Tamilnadu, India
关键词
Approximate computing; Imprecise; 4-2; compressor; Approximate full adder; Error-tolerant applications; Image processing; Multiplier design; LOW-POWER; 4-2; COMPRESSORS; ENERGY;
D O I
10.1016/j.micpro.2023.104925
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The multiplier is a vital element in real-time applications. This work intends to build area-efficient multipliers based on the approximation concept. The approximate computing scheme receives considerable attention generally in error-resilient applications like image processing which reduce the design parameters at the expense of slightly sacrificing the precision of the performance. This paper proposes the two approximate multipliers (PAM-1 & PAM-2) using the modified 4:2 compressor, full-adder, and sum generation component. The main essence of the proposed approximate multiplier structures is to divide the partial product generation rows into (n/2) stages. The proposed approximate compressors are employed to compress partial products on the LSB side of the multiplier, while accurate compressors are utilized on the MSB side. By effectively combining approximate and exact compressors, the developed approximate multipliers achieve better results in terms of circuit parameters and acceptable error metrics compared to existing imprecise designs. These improvements are reflected in the implementation tables reported in the paper. Compared with the accurate multiplier, the proposed multiplier (PAM-2) reduce the area requirement, delay and power consumption by 38%, 46%, and 50%, respectively. In addition, while extending to image processing applications like multiplication, smoothing, and sharpening, the proposed approximate multipliers attain a better image quality than existing designs, which measure in terms of the mean structural similarity index metric.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Design of area-efficient IIR filter using FPPE
    Ramyarani, Nallathambi
    Subbiah, Veerana
    Deepa, Prabhakaran
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2019, 27 (03) : 2321 - 2330
  • [32] Area-efficient layout design for CMOS output transistors
    Ker, MD
    Wu, CY
    Wu, TS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (04) : 635 - 645
  • [33] HIGH-SPEED AREA-EFFICIENT MULTIPLIER DESIGN USING MULTIPLE-VALUED CURRENT-MODE CIRCUITS
    KAWAHITO, S
    ISHIDA, M
    NAKAMURA, T
    KAMEYAMA, M
    HIGUCHI, T
    IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (01) : 34 - 42
  • [34] Design of An Area-Efficient Hardware Filter for Embedded System
    Kim, Ji Kwang
    Gwon, Oh Scong
    Lee, Scung Eun
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 229 - 230
  • [35] Automatic design of area-efficient configurable ASIC cores
    Compton, Katherine
    Hauck, Scott
    IEEE TRANSACTIONS ON COMPUTERS, 2007, 56 (05) : 662 - 672
  • [36] Power-Efficient and Small- Area Approximate Multiplier Design with FPGA-Based Compressors
    Guo, Yi
    Chen, Xiu
    Zhou, Qilin
    Sun, Heming
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [37] SEE-hardened-by-design area-efficient SRAMs
    Lam, Duncan Yu
    Lan, James
    McMurchie, Larry
    Sechen, Carl
    2005 IEEE Aerospace Conference, Vols 1-4, 2005, : 2461 - 2467
  • [38] Design and Optimization of an Area-efficient SOT-MRAM
    Wang, Chao
    Wang, Zhaohao
    Wu, Bi
    Zhao, Weisheng
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [39] Design optimization of a high-speed, area-efficient and low-power Montgomery modular multiplier for RSA algorithm
    Masui, S
    Mukaida, K
    Takenaka, M
    Torii, N
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 576 - 581
  • [40] Area-Efficient Multiplier Designs Using a 3D Nanofabric Process Flow
    Giacomin, Edouard
    Catthoor, Francky
    Gaillardon, Pierre-Emmanuel
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,