Wafer-to-Wafer Bonding Fabrication Process-Induced Wafer Warpage

被引:4
|
作者
Feng, Wei [1 ]
Shimamoto, Haruo [1 ]
Kawagoe, Tsuyoshi [2 ]
Honma, Ichirou [2 ]
Yamasaki, Masato [2 ]
Okutsu, Fumitake [2 ]
Masuda, Takatoshi [2 ]
Kikuchi, Katsuya [1 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Device Technol Res Inst, 3D Integrat Syst Grp, Tsukuba 3058560, Japan
[2] Ultra Memory Inc, Stacking Proc Dev Dept, Hachioji 1920083, Japan
关键词
Wafer-to-wafer (W2W) bonding; wafer warpage; multi-stack wafer bonding; finite element analysis; numerical simulation; SIMULATION;
D O I
10.1109/TSM.2023.3284007
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Wafer warpage affects the resolution of photolithography, process alignment, and wafer bonding, which leads to the degradation of the device's yield, performance, and reliability. With the development of devices, the increase of metal layers in the stack direction will worsen the warpage problem. We investigate the Wafer-to-Wafer (W2W) bonding process-induced warpage issue with experiments and a full wafer simulation. A concave wafer warpage of 70 mu m is observed for a single wafer with a 7.8 mu m thickness DRAM layer due to the shrinkage of the DRAM layer. In both experiments and simulation, we reveal that the W2W bonding process induces warpage 3 times the single wafer warpage value, as the deformation restriction of the DRAM layers by the thinned Si layer is weak. Furthermore, good agreement is observed between the simulated results and the measured data, which validates the simulation mode. We estimate the wafer warpage of the multi-stack wafer bonding with the validated model. As an example, the warpage of a 4-stack wafer is revealed to be 7 times the single wafer warpage value. This study provides useful information on wafer warpage in the W2W bonding process and reveals the severe warpage issue with increasing the stacked metal layers.
引用
收藏
页码:398 / 403
页数:6
相关论文
共 50 条
  • [41] Characterization of Extreme Si Thinning Process for Wafer-to-Wafer Stacking
    Inoue, Fumihiro
    Jourdain, Anne
    De Vos, Joeri
    Sleeckx, Erik
    Beyne, Eric
    Pate, Jash
    Anse, Oliver
    Ashraf, Huma
    Hopkins, Janet
    Thomas, Dave
    Uedono, Akira
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2095 - 2102
  • [42] Plasma Chamber Environment Control to Enhance Bonding Strength for Wafer-to-Wafer Bonding Processing
    Kim, Wooyoung
    Lee, Yongin
    Choi, Wonyoung
    Lim, Kyeongbin
    Moon, BumKi
    Rhee, Daniel Minwoo
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 2008 - 2012
  • [43] Simulation of Cu pad expansion in wafer-to-wafer Cu/SiCN hybrid bonding
    Tsau, Yan Wen
    De Messemaeker, Joke
    Salahouelhadj, Abdellah
    Gonzalez, Mario
    Witters, Liesbeth
    Zhang, Boyao
    Seefeldt, Marc
    Beyne, Eric
    De Wolf, Ingrid
    MICROELECTRONICS RELIABILITY, 2022, 138
  • [44] Chip level evaluation of wafer-to-wafer direct bonding strength with bending test
    Baek, Kyungmin
    Kim, Juno
    Han, Min-Soo
    Lim, Kyeongbin
    Rhee, Daniel Minwoo
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 310 - 317
  • [45] Robust Measurement of Bonding Strength for Wafer-to-Wafer 3D Integration
    Fuse, Junya
    Iwata, Tomoya
    Ebiko, Sodai
    Inoue, Fumihiro
    2023 International Conference on Electronics Packaging, ICEP 2023, 2023, : 105 - 106
  • [46] Sample Preparation and Analysis on Full-Thickness Silicon Wafers for Wafer-to-Wafer Bonding Process Development
    Young, Richard J.
    Buxbaum, Alex
    Senowitz, Corey
    Deeb, C.
    Teh, W. H.
    ISTFA 2010: CONFERENCE PROCEEDINGS FROM THE 36TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2010, : 186 - 190
  • [47] Characterization of inorganic dielectric layers for low thermal budget wafer-to-wafer bonding
    Inoue, F.
    Peng, L.
    Phommahaxay, A.
    Kim, S-W.
    De Vos, J.
    Sleeckx, E.
    Miller, A.
    Beyer, G.
    Beyne, E.
    2017 5TH INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2017, : 24 - 24
  • [48] RECENT DEVELOPMENTS IN FINE PITCH WAFER-TO-WAFER HYBRID BONDING WITH COPPER INTERCONNECT
    Theil, Jeremy A.
    Mirkarimi, Laura
    Fountain, Gill
    Gao, Guilian
    Katkar, Rajesh
    2019 INTERNATIONAL WAFER LEVEL PACKAGING CONFERENCE (IWLPC), 2019,
  • [49] Optimization of Cu protrusion of wafer-to-wafer hybrid bonding for HBM packages application*
    Wang, Shizhao
    Zhang, Hehui
    Tian, Zhiqiang
    Liu, Tianjian
    Sun, Yameng
    Zhang, Yuexin
    Dong, Fang
    Liu, Sheng
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2022, 152
  • [50] Finite Element Modeling for Wafer-to-Wafer Direct Bonding Behaviors and Alignment Prediction
    Baek, Kyungmin
    Han, Min-soo
    Han, Il Young
    Lee, Jung Shin
    Sim, Jaeuk
    Lee, Joongha
    Min, Daeho
    Lim, Kyeongbin
    Rhee, Minwoo Daniel
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 1256 - 1259