FPGA implementation of compact and low-power multiplierless architectures for DWT and IDWT

被引:2
|
作者
Jana, Jhilam [1 ]
Chowdhury, Ritesh Sur [1 ]
Tripathi, Sayan [1 ]
Bhaumik, Jaydeb [1 ]
机构
[1] Jadavpur Univ, Dept ETCE, Kolkata, India
关键词
Discrete wavelet transform; Lifting scheme; Lattice scheme; FPGA; Daubechies-4; wavelet; EFFICIENT ARCHITECTURES;
D O I
10.1007/s11554-023-01396-3
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Wavelet transform is an important tool in the field of multimedia signal processing. Due to the growing demand for hardware-based design in the field of image, video, and speech signal processing, several researchers have implemented different discrete wavelet transform (DWT) architectures and measured their performances. In this paper, FPGA implementation of compact and low-power VLSI architectures for one-dimensional and two-dimensional DWT and inverse discrete wavelet transform (IDWT) based on lifting and lattice schemes have been proposed. The adder-subtractor-based design approach has been used to replace the multiplier without affecting the precision. Hardware and timing analysis of existing and proposed 1D and 2D architectures are presented here. The proposed and existing DWT and IDWT architectures are also simulated and synthesized in a Virtex-4 FPGA device. The number of slice LUTs, slice registers, clock frequency, delay, power, and power-LUTs product (PLP) of proposed DWT and IDWT architectures based on lifting and lattice schemes have been found using Xilinx Vivado synthesis tool. The proposed design is also implemented on Basys 3 Artix-7 FPGA board and synthesis results show a significant improvement in terms of area and power compared to other existing architectures.
引用
收藏
页数:14
相关论文
共 50 条
  • [31] Design of Low-Power Multiplierless Linear-Phase FIR Filters
    Ye, Wen Bin
    Lou, Xin
    Yu, Ya Jun
    IEEE ACCESS, 2017, 5 : 23466 - 23472
  • [32] Design and Implementation of Efficient Low-Power and Compact Codec System for Portable Devices
    Yedukondalu, Udara
    Udara, Srinivasarao
    Rani, A. Jhansi
    Tejomurthy, P. H. S.
    FIRST INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, TECHNOLOGY AND SCIENCE - ICETETS 2016, 2016,
  • [33] A compact and low-power implementation of the Montgomery algorithm for a public-key cryptosystem
    Rejeb, Jalel
    Madaboosi, Chakravarthi
    Le, Thuy T.
    Proceedings of the IASTED International Conference on Communication, Network, and Information Security, 2005, : 111 - 117
  • [34] Low-power high-accuracy compact implementation of analog wavelet transforms
    Ensandoust, Forough
    Gosselin, Benoit
    Sawan, Mohamad
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 25 - 28
  • [35] Modified Lifting Scheme Algorithm for DWT with Optimized Latency & Throughput and FPGA Implementation for Low Power & Area
    Mohan, Murali S.
    Sathyanarayana, P.
    2016 IEEE INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTER APPLICATIONS (ICACA), 2016, : 351 - 356
  • [36] Compact Galvanically Isolated Architectures for Low-Power DC-DC Converters with Data Transmission
    Ragonese, Egidio
    Parisi, Alessandro
    Spina, Nunzio
    Palmisano, Giuseppe
    ELECTRONICS, 2021, 10 (19)
  • [37] Low-Power Impulse UWB Architectures and Circuits
    Chandrakasan, Anantha P.
    Lee, Fred S.
    Wentzloff, David D.
    Sze, Vivienne
    Ginsburg, Brian P.
    Mercier, Patrick P.
    Daly, Denis C.
    Blazquez, Raul
    PROCEEDINGS OF THE IEEE, 2009, 97 (02) : 332 - 352
  • [38] Low-power architectures for programmable multimedia processors
    Nishitani, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (02) : 184 - 196
  • [39] Low-Power FPGA Implementation of Convolution Neural Network Accelerator for Pulse Waveform Classification
    Chen, Chuanglu
    Li, Zhiqiang
    Zhang, Yitao
    Zhang, Shaolong
    Hou, Jiena
    Zhang, Haiying
    ALGORITHMS, 2020, 13 (09)
  • [40] An Efficient FPGA Implementation for Real-Time and Low-Power UAV Object Detection
    Li, Guoqing
    Zhang, Jingwei
    Zhang, Meng
    Corporaal, Henk
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 1387 - 1391