A 12-bit 5MS/s Synchronous SAR ADC With Comparator Using High Gain Pre-amplifier

被引:0
|
作者
Cho, Youngwon [1 ]
Jeong, Jaehun [1 ]
Burm, Jinwook [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Seoul 121742, South Korea
基金
新加坡国家研究基金会;
关键词
SAR ADC; RC Hybrid DAC; Low Power Comparator; Noise;
D O I
10.1109/ISOCC59558.2023.10396417
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a design technique to address the challenges of using a 1V analog supply to achieve low-power operation in a SAR ADC circuit. Specifically, we focus on the design of the comparator circuit, which can be difficult due to reduced decision accuracy caused by noise and other factors. To overcome this issue, we suggest maximizing the gain of the pre-amplifier in the comparator circuit, which can improve decision accuracy and overall performance of the circuit. Importantly, this approach allows for less emphasis on the bandwidth of the circuit, making it more suitable for low-power applications. Simulation studies demonstrate the effectiveness of the proposed design technique in achieving high accuracy while maintaining low power consumption. This approach provides a valuable contribution to the field of analog circuit design for low-power SAR ADC applications.
引用
收藏
页码:133 / 134
页数:2
相关论文
共 50 条
  • [21] A low power 12-bit 200-kS/s SAR ADC with a differential time domain comparator
    杨思宇
    张辉
    付文汇
    易婷
    洪志良
    半导体学报, 2011, 32 (03) : 88 - 93
  • [22] A low power 12-bit 200-kS/ s SAR ADC with a differential time domain comparator
    Yang Siyu
    Zhang Hui
    Fu Wenhui
    Yi Ting
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (03)
  • [23] A 12-bit 20-MS/s SAR ADC with Improved Internal Clock Generator and SAR Controller
    Li, Xuan
    Huang, Shuo
    Zhou, Jianjun
    Li, Xiaoyong
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [24] A 1.8-V 12-bit Self-Calibrating SAR ADC with a Novel Comparator
    Deng, Chenxi
    Zhao, Long
    Zheng, Hui
    Cheng, Yuhua
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [25] An 8-bit 400-MS/s Calibration-Free SAR ADC with a Pre-amplifier-only Comparator
    Hou, Chih-Huei
    Chang, Soon-Jyh
    Wu, Hao-Sheng
    Hu, Huan-Jui
    Cun, En-Ze
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [26] A 12-Bit Low-Input Capacitance SAR ADC With a Rail-to-Rail Comparator
    Shahpari, Nima
    Habibi, Mehdi
    Malcovati, Piero
    De La Rosa, Jose M. M.
    IEEE ACCESS, 2023, 11 : 67113 - 67125
  • [27] A 12-bit 30MS/s SAR ADC with VCO-Based Comparator and Split-and-Recombination Redundancy for Bypass Logic
    Chang, Sheng
    Zhou, Xiong
    Ding, Zhaoming
    Li, Qiang
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [28] A 12-bit 12.5 MS/s multi-bit ΔΣ CMOS ADC
    Geerts, Y
    Steyaert, M
    Sansen, W
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 21 - 24
  • [29] A 12-bit 10 MS/s SAR ADC using the extended C-2C capacitor array
    Xu, Hui
    Duan, Yuhao
    Cao, Chao
    Zhao, Wei
    Gan, Zebiao
    Hu, Ke
    Guo, Haijun
    MICROELECTRONICS JOURNAL, 2023, 139
  • [30] A 625MS/s, 12-Bit, SAR Assisted Pipeline ADC with Effective Gain Analysis for Inter-stage Ringamps
    Chen, Yongzhen
    Shen, Xingchen
    Ni, Zhekan
    Lan, Jingchao
    Chen, Chixiao
    Ye, Fan
    Ren, Junyan
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 197 - +