A 12-bit 5MS/s Synchronous SAR ADC With Comparator Using High Gain Pre-amplifier

被引:0
|
作者
Cho, Youngwon [1 ]
Jeong, Jaehun [1 ]
Burm, Jinwook [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Seoul 121742, South Korea
基金
新加坡国家研究基金会;
关键词
SAR ADC; RC Hybrid DAC; Low Power Comparator; Noise;
D O I
10.1109/ISOCC59558.2023.10396417
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a design technique to address the challenges of using a 1V analog supply to achieve low-power operation in a SAR ADC circuit. Specifically, we focus on the design of the comparator circuit, which can be difficult due to reduced decision accuracy caused by noise and other factors. To overcome this issue, we suggest maximizing the gain of the pre-amplifier in the comparator circuit, which can improve decision accuracy and overall performance of the circuit. Importantly, this approach allows for less emphasis on the bandwidth of the circuit, making it more suitable for low-power applications. Simulation studies demonstrate the effectiveness of the proposed design technique in achieving high accuracy while maintaining low power consumption. This approach provides a valuable contribution to the field of analog circuit design for low-power SAR ADC applications.
引用
收藏
页码:133 / 134
页数:2
相关论文
共 50 条
  • [1] A 12-bit 75 MS/s Asynchronous SAR ADC with Gain -Boosting Dynamic Comparator
    Chen, Renhe
    Lee, Albert
    Hu, Yongqi
    Xu, Hao
    Kou, Xufeng
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [2] A 12-bit 3-MS/s Synchronous SAR ADC With a Hybrid RC DAC
    Go, Mi-Ji
    Boo, Jun-Ho
    Lim, Jae-Geun
    Kim, Hyoung-Jung
    Lee, Jae-Hyuk
    Park, Seong-Bo
    Yu, Byeong-Ho
    Cho, Won-Jun
    Ahn, Gil-Cho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 191 - 192
  • [3] 12-Bit 5 MS/s SAR ADC with Split Type DAC for BLE
    Rikan, Behnam S.
    Hejazi, Arash
    Choi, DaeYoung
    Rad, Reza E.
    Pu, YoungGun
    Lee, Kang-Yoon
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 125 - 126
  • [4] A 12-bit Synchronous-SAR ADC for IoT Applications
    Chung, Yung-Hui
    Chiang, Min-Sheng
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [5] 12-Bit 5 MS/s SAR ADC with Hybrid Type DAC for BLE Applications
    Rikan, Behnam S.
    Choi, DaeYoung
    Rad, Reza E.
    Hejazi, Arash
    Pu, YoungGun
    Lee, Kang-Yoon
    12TH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN 2021), 2021, : 247 - 249
  • [6] A 12-bit 10-MS/s Pipelined SAR ADC Sharing Flash ADC and Residue Amplifier of Multiplying DAC
    Jung, Hoyong
    Do, Wonkyu
    Park, Cheonwi
    Ko, Jaehong
    Jang, Young-Chan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2024, 24 (02) : 128 - 137
  • [7] Design of a 12-bit 0.83 MS/s SAR ADC for an IPMI SoC
    Zhou, Han
    Gui, Xiaoyan
    Gao, Peng
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 175 - 179
  • [8] Chip Design of a 12-bit 5MS/s Fully Differential SAR ADC with Resistor- Capacitor Array DAC Technique for Wireless Application
    Wen, Jiun-Yu
    Chang, Pei-Hung
    Huang, Jhin-Fang
    Lai, Wen-Cheng
    2015 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATIONS AND COMPUTING (ICSPCC), 2015, : 39 - 42
  • [9] A 12-Bit 100-MS/s Pipelined-SAR ADC With PVT-Insensitive and Gain-Folding Dynamic Amplifier
    Liu, Shubin
    Han, Haolin
    Shen, Yi
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (08) : 2602 - 2611
  • [10] A 12-Bit 10 MS/s SAR ADC With High Linearity and Energy-Efficient Switching
    Liu, Shubin
    Shen, Yi
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (10) : 1616 - 1627