3-D Stackable Offset-Via Antifuse by Cu BEOL Process in Advanced CMOS Technologies

被引:1
|
作者
Yeh, Li-Yu [1 ]
Chang, Ya-Lin [1 ]
Chih, Yue-Der [2 ]
Chang, Jonathan [2 ]
Lin, Chrong-Jung [1 ]
King, Ya-Chin [1 ]
机构
[1] Natl Tsing Hua Univ, Inst Elect Engn, Hsinchu 300, Taiwan
[2] Taiwan Semicond Mfg Co, Design Technol Div, Hsinchu 300, Taiwan
关键词
CMOS logic; multilevel cell (MLC); one-time programmable (OTP); self-aligned via (SAV); single-level cell (SLC); DIELECTRIC-BREAKDOWN; MODEL; MEMORY;
D O I
10.1109/TED.2023.3318884
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The previous work proposed a 1-transistor-2-bit (1T2B) offset via antifuse memory implemented by FinFET CMOS logic processes. Through the self-aligned via process, spacing between via and metal can form a via-dielectric-metal structure, which can switch between states by forming a conductive path bridging the electrodes. In this 1T2B cell, multilevel cell (MLC) operation demonstrated by controlling the compliance current level enables higher storage density. The cell's data reliability, stability, and disturbance have been evaluated through comprehensive tests. Among them, the issue of process variation has yet to be studied in detail. Therefore, this article will discuss this problem and propose a 1-transistor-1-bit (1T1B) structure solution that alleviates the possible misalignment problem in large-scale memory arrays.
引用
收藏
页码:6273 / 6278
页数:6
相关论文
共 50 条
  • [1] Offset-Via Anti-fuse by Cu BEOL Process in Advanced CMOS Technologies
    Yeh, Li-Yu
    Lin, Chrong-Jung
    King, Ya-Chin
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [2] High-Density Embedded 3-D Stackable Via RRAM in 16-nm FinFET CMOS Logic Process
    Huang, Yao-Hung
    Hsieh, Yu-Cheng
    Lin, Yu-Cheng
    Chih, Yue-Der
    Wang, Yih
    Chang, Jonathan
    King, Ya-Chin
    Lin, Chrong Jung
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (06) : 3614 - 3619
  • [3] 3D Stacking Process Technologies for Advanced CMOS Image Sensors
    Iwamoto H.
    Kagawa Y.
    Journal of Japan Institute of Electronics Packaging, 2024, 27 (01) : 163 - 168
  • [4] 3D Stacking Process Technologies for Advanced CMOS Image Sensors
    Kagawa, Yoshihisa
    Manda, Shuji
    Ikegami, Yukako
    Kamei, Takahiro
    Shimizu, Kan
    Iwamoto, Hayato
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [5] Miniature 3-D inductors in standard CMOS process
    Tang, CC
    Wu, CH
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (04) : 471 - 480
  • [6] New Process Variation Modeling Method of 3-D Capacitances for Advanced Nanometer CMOS Nodes
    Lee, Kuo-Fu
    Liu, Hsiao-Han
    Yuh, Ping-Hung
    Yu, Ho-Che
    Huang, Wen-Cheng
    Chang, Victor C. Y.
    Chang, Keh-Jeng
    2016 E-MANUFACTURING AND DESIGN COLLABORATION SYMPOSIUM (EMDC), 2016,
  • [7] THE INSPECTION SOLUTIONS OF 3BAR STRUCTURE CU VOID IN BEOL ADVANCED SEMICONDUCTOR PROCESS
    Zhang, Xingdi
    Chen, Hunglin
    Long, Yin
    Wang, Kai
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [8] Accurate 3-D Capacitance Extractions for Advanced Nanometer CMOS Nodes
    Chang, Keh-Jeng
    Lee, Shih-Hao
    Lee, Kuo-Fu
    Yuh, Ping-Hung
    Yu, Ho-Che
    Huang, Wen-Cheng
    Chang, Victor C. Y.
    2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT), 2015,
  • [9] Application of twin-bit self-rectifying via RRAM with unique diode state in cross-bar arrays by advanced CMOS Cu BEOL process
    Lin, Yu-Cheng
    Huang, Yao-Hung
    Chuang, Kai-Ching
    Chih, Yu-Der
    Chang, Jonathan
    Lin, Chrong-Jung
    King, Ya-Chin
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2024, 63 (02)
  • [10] Fully Integrated 3-D Stackable CNTFET/RRAM 1T1R Array as BEOL Buffer Macro for Monolithic 3-D Integration With Analog RRAM-Based Computing-in-Memory
    Zhang, Yibei
    Li, Yijun
    Tang, Jianshi
    Gao, Lei
    Gao, Ningfei
    Xu, Haitao
    An, Ran
    Qin, Qi
    Liu, Zhengwu
    Wu, Dong
    Gao, Bin
    Qian, He
    Wu, Huaqiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (05) : 3343 - 3350