A 2.5-Gb/s fully-integrated,low-power clock and recovery circuit in 0.18-μm CMOS

被引:0
|
作者
张长春 [1 ]
王志功 [1 ]
施思 [1 ]
郭宇峰 [1 ]
机构
[1] Institute of RF-& OE-ICs,Southeast University
基金
中国国家自然科学基金; 国家高技术研究发展计划(863计划);
关键词
clock and data recovery; phase frequency detector; voltage-controlled oscillator; bang-bang; jitter;
D O I
暂无
中图分类号
TN432 [场效应型];
学科分类号
080903 ; 1401 ;
摘要
Based on the devised system-level design methodology,a 2.5-Gb/s monolithic bang-bang phase-locked clock and data recovery(CDR) circuit has been designed and fabricated in SMIC’s 0.18-μm CMOS technology.The Pottb(a|¨)cker phase frequency detector and a differential 4-stage inductorless ring VCO are adopted,where an additional current source is added to the VCO cell to improve the linearity of the VCO characteristic.The CDR has an active area of 340×440μm;,and consumes a power of only about 60 mW from a 1.8 V supply voltage,with an input sensitivity of less than 25 mV,and an output single-ended swing of more than 300 mV.It has a pull-in range of 800 MHz,and a phase noise of-111.54 dBc/Hz at 10 kHz offset.The CDR works reliably at any input data rate between 1.8 Gb/s and 2.6 Gb/s without any need for reference clock,off-chip tuning,or external components.
引用
收藏
页码:101 / 106
页数:6
相关论文
共 50 条
  • [21] A 0.18-μm CMOS clock and data recovery circuit with extended operation range
    Li, Miao
    Huang, Wenjie
    Kwasniewski, Tad
    Wang, Shoujun
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5139 - +
  • [22] A 2.5 Gb/s, low power clock and data recovery circuit
    Du, Qingjin
    Zhuang, Jingcheng
    Kwasniewski, Tad
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 526 - 529
  • [23] A low-power oscillator mixer in 0.18-μm CMOS technology
    Wang, TP
    Chang, CC
    Liu, RC
    Tsai, MD
    Sun, KJ
    Chang, YT
    Lu, LH
    Wang, H
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2006, 54 (01) : 88 - 95
  • [24] A 19.1-dBm Fully-Integrated 24 GHz Power Amplifier Using 0.18-μm CMOS Technolog
    Kuo, Jing-Lin
    Tsai, Zuo-Min
    Wang, Huei
    2008 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2008, : 453 - +
  • [25] A 19.1-dBm Fully-Integrated 24 GHz Power Amplifier Using 0.18-μm CMOS Technology
    Kuo, Jing-Lin
    Tsai, Zuo-Min
    Wang, Huei
    2008 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2008, : 558 - +
  • [26] 5-Gb/s 0.18-μm CMOS 2:1 multiplexer with integrated clock extraction
    张长春
    王志功
    施思
    苗澎
    田玲
    半导体学报, 2009, 30 (09) : 96 - 101
  • [27] A 19.1-dBm Fully-Integrated 24 GHz Power Amplifier Using 0.18-μm CMOS Technology
    Kuo, Jing-Lin
    Tsai, Zuo-Min
    Wang, Huei
    EUWIT: 2008 EUROPEAN WIRELESS TECHNOLOGY CONFERENCE, 2008, : 234 - 237
  • [28] A 20 Gb/s fast acquisition clock and data recovery circuit in 0.18 μm CMOS
    Modir, Naeeme
    Sheikhaei, Samad
    Foroozande, Behjat
    Soleiman, Elias
    International Journal of Circuits, Systems and Signal Processing, 2013, 7 (04): : 240 - 247
  • [29] A 40Gb/s clock and data recovery circuit in 0.18μm CMOS technology
    Lee, J
    Razavi, B
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 242 - +
  • [30] 2.5-Gb/s low-jitter low-power monolithically integrated optical receiver
    Yingmei Chen
    Zhigong Wang
    Li Zhang
    Wei Li
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 445 - 451