A 2.5-Gb/s fully-integrated,low-power clock and recovery circuit in 0.18-μm CMOS

被引:0
|
作者
张长春 [1 ]
王志功 [1 ]
施思 [1 ]
郭宇峰 [1 ]
机构
[1] Institute of RF-& OE-ICs,Southeast University
基金
中国国家自然科学基金; 国家高技术研究发展计划(863计划);
关键词
clock and data recovery; phase frequency detector; voltage-controlled oscillator; bang-bang; jitter;
D O I
暂无
中图分类号
TN432 [场效应型];
学科分类号
080903 ; 1401 ;
摘要
Based on the devised system-level design methodology,a 2.5-Gb/s monolithic bang-bang phase-locked clock and data recovery(CDR) circuit has been designed and fabricated in SMIC’s 0.18-μm CMOS technology.The Pottb(a|¨)cker phase frequency detector and a differential 4-stage inductorless ring VCO are adopted,where an additional current source is added to the VCO cell to improve the linearity of the VCO characteristic.The CDR has an active area of 340×440μm;,and consumes a power of only about 60 mW from a 1.8 V supply voltage,with an input sensitivity of less than 25 mV,and an output single-ended swing of more than 300 mV.It has a pull-in range of 800 MHz,and a phase noise of-111.54 dBc/Hz at 10 kHz offset.The CDR works reliably at any input data rate between 1.8 Gb/s and 2.6 Gb/s without any need for reference clock,off-chip tuning,or external components.
引用
收藏
页码:101 / 106
页数:6
相关论文
共 50 条
  • [1] A 2.5-Gb/s fully-integrated, low-power clock and recovery circuit in 0.18-mu m
    Zhang Changchun
    Wang Zhigong
    Shi Si
    Guo Yufeng
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (03)
  • [2] 5-Gb/s 0.18-μm CMOS clock recovery circuit
    Qiu, YH
    Wang, ZG
    Xu, Y
    Ding, JF
    Zhu, E
    Xiong, MZ
    PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 21 - 23
  • [3] A CMOS clock recovery circuit for 2.5-Gb/s NRZ data
    Anand, SB
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) : 432 - 439
  • [4] 1.25/2.5-Gb/s burst-mode clock recovery circuit with a novel dual bit-rate structure in 0.18-μm CMOS
    Han, Pyung-Su
    Choi, Woo-Young
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3069 - +
  • [5] 5 Gb/s 2:1 fully-integrated full-rate multiplexer with on-chip clock generation circuit in 0.18-μm CMOS
    Shi, Si
    Wang, Zhigong
    Zhang, Changchun
    Miao, Peng
    Tang, Lu
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 72 (02) : 469 - 480
  • [6] 5 Gb/s 2:1 fully-integrated full-rate multiplexer with on-chip clock generation circuit in 0.18-μm CMOS
    Si Shi
    Zhigong Wang
    Changchun Zhang
    Peng Miao
    Lu Tang
    Analog Integrated Circuits and Signal Processing, 2012, 72 : 469 - 480
  • [7] A 40-Gb/s clock and data recovery circuit in 0.18-μm CMOS technology
    Lee, J
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2181 - 2190
  • [8] 1.25/2.5-Gb/s dual bit-rate burst-mode clock recovery circuits in 0.18-μm CMOS technology
    Han, Pyung-Su
    Choi, Woo-Young
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (01) : 38 - 42
  • [9] A 2.5-Gb/s clock recovery circuit for NRZ data in 0.4-μm CMOS technology
    Anand, SB
    Razavi, B
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 379 - 382
  • [10] A 8.7mW 5-Gb/s Clock and Data Recovery Circuit with 0.18-μm CMOS
    An, Taek-Joon
    Son, Kyung-Sub
    Kim, Young-Jin
    Kong, In-Seok
    Kang, Jin-Ku
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2329 - 2332