A 12-bit current steering DAC with 2-dimensional gradient-error tolerant switching scheme

被引:1
|
作者
陈昊 [1 ]
刘力源 [1 ]
李冬梅 [2 ]
张春 [1 ]
王志华 [1 ]
机构
[1] Institute of Microelectronics,Tsinghua University
[2] Department of Electronic Engineering,Tsinghua University
基金
国家高技术研究发展计划(863计划);
关键词
current steering DAC; gradient error; switching scheme; static performance testing method;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
A 12-bit intrinsic accuracy digital-to-analog converter integrated into standard digital 0.18μm CMOS technology is proposed.It is based on a current steering segmented 6+6 architecture and requires no calibration.By dividing one most significant bit unary source into 16 elements located in 16 separated regions of the array,the linear gradient errors and quadratic errors can be averaged and eliminated effectively.A novel static performance testing method is proposed.The measured differential nonlinearity and integral nonlinearity are 0.42 and 0.39 least significant bit,respectively.For 12-bit resolution,the converter reaches an update rate of 100 MS/s.The chip operates from a single 1.8 V voltage supply,and the core die area is 0.28 mm;.
引用
收藏
页码:104 / 109
页数:6
相关论文
共 38 条
  • [31] A 12-bit 1.74-mW 20-MS/s DAC with Resistor-String and Current- Steering Hybrid Architecture
    Ma, Bill
    Huang, Qinjin
    Yu, Fengqi
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 1 - 6
  • [32] A 3GS/s 12-bit Current-Steering Digital-to-Analog Converter (DAC) in 55 nm CMOS Technology
    Wang, Dong
    Guo, Xuan
    Zhou, Lei
    Wu, Danyu
    Luan, Jian
    Liu, Huasen
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (04)
  • [33] A 12-bit 10-MS/s SAR ADC with a binary-window DAC switching scheme in 180-nm CMOS
    Chung, Yung-Hui
    Yen, Chia-Wei
    Tsai, Pei-Kang
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (04) : 748 - 763
  • [34] Analysis and Design of a Tri-Level Current-Steering DAC With 12-Bit Linearity and Improved Impedance Matching Suitable for CT-ADCs
    Mehta, Shantanu
    O'Hare, Daniel
    O'Brien, Vincent
    Thompson, Eric
    Mullane, Brendan
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2020, 1 : 34 - 47
  • [35] A 12-bit, low-voltage, nanoampere-based, ultralow-power, ultralow-glitch current-steering DAC for HDTV
    Seyed Javad Azhari
    Khalil Monfaredi
    Salar Amiri
    International Nano Letters, 2012, 2 (1)
  • [36] A 12-bit, low-voltage, nanoampere-based, ultralow-power, ultralow-glitch current-steering DAC for HDTV
    Azhari, Seyed Javad
    Monfaredi, Khalil
    Amiri, Salar
    INTERNATIONAL NANO LETTERS, 2012, 2 (01)
  • [37] A 12-bit 320-MSample/s current-steering CMOS D/A converter in 0.44 mm2
    O'Sullivan, K
    Gorman, C
    Hennessy, M
    Callaghan, V
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (07) : 1064 - 1072
  • [38] A 12-Bit 2 GS/s Dual-Rate Hybrid DAC With Pulse-Error Pre-Distortion and In-Band Noise Cancellation Achieving >74 dBc SFDR and <-80 dBc IM3 up to 1 GHz in 65 nm CMOS
    Su, Shiyu
    Chen, Mike Shuo-Wei
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) : 2963 - 2978