BE-SONOS flash memory along with metal gate and high-k dielectrics in tunnel barrier and its impact on charge retention dynamics

被引:0
|
作者
Sonal Jain [1 ]
Deepika Gupta [2 ]
Vaibhav Neema [1 ]
Santosh Vishwakarma [2 ]
机构
[1] IET-Devi Ahilya University
[2] IIT Indore
关键词
high-k dielectric materials; nonvolatile memory; tunnel barrier; retention; endurance and bandgapengineered;
D O I
暂无
中图分类号
TP333 [存贮器];
学科分类号
081201 ;
摘要
We investigate the effect of a high-k dielectric in the tunnel layer to improve the erase speed-retention trade-off. Here, the proposed stack in the tunnel layer is AlLaO;/Hf AlO/SiO;. These proposed materials possess low valence band offset with high permittivity to improve both the erase speed and retention time in barrier engineered silicon-oxide-nitride-oxide-silicon(BE-SONOS). In the proposed structure Hf Al O and AlLaO;replace Si;N;and the top SiO;layer in a conventional oxide/nitride/oxide(ONO) tunnel stack. Due to the lower conduction band offset(CBO) and high permittivity of the proposed material in the tunnel layer, it offers better program/erase(P/E) speed and retention time. In this work the gate length is also scaled down from 220 to 55 nm to observe the effect of high-k materials while scaling, for the same equivalent oxide thickness(EOT). We found that the scaling down of the gate length has a negligible impact on the memory window of the devices. Hence, various investigated tunnel oxide stacks possess a good memory window with a charge retained up to 87.4%(at room temperature) after a period of ten years. We also examine the use of a metal gate instead of a polysilicon gate, which shows improved P/E speed and retention time.
引用
收藏
页码:46 / 51
页数:6
相关论文
共 49 条
  • [21] A Novel Double-Trapping BE-SONOS Charge-Trapping NAND Flash Device to Overcome the Erase Saturation without Using Curvature-Induced Field Enhancement Effect or High-K (HK)/Metal Gate (MG) Materials
    Lue, Hang-Ting
    Lo, Roger
    Hsieh, Chih-Chang
    Du, Pei-Ying
    Chen, Chih-Ping
    Hsu, Tzu-Hsuan
    Chang, Kuo-Ping
    Shih, Yen-Hao
    Lu, Chih-Yuan
    2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2014,
  • [22] Analysis of charge trapping and breakdown mechanism in high-k dielectrics with metal gate electrode using carrier separation
    Loh, WY
    Cho, BJ
    Joo, MS
    Li, MF
    Chan, DS
    Mathew, S
    Kwong, DL
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 927 - 930
  • [23] Crucial integration of high work-function metal gate and high-k blocking oxide on charge-trapping type flash memory device
    Tsai, Ping-Hung
    Chang-Liao, Kuei-Shu
    Yang, Dong-Wei
    Chung, Yuan-Bin
    Wang, Tien-Ko
    Tzeng, P. J.
    Lin, C. H.
    Lee, L. S.
    Tsai, M. J.
    Chin, Albert
    APPLIED PHYSICS LETTERS, 2008, 93 (25)
  • [24] Control of schottky barrier heights on high-k gate dielectrics for future complementary metal-oxide semiconductor devices
    Tse, Koon-Yiu
    Robertson, John
    PHYSICAL REVIEW LETTERS, 2007, 99 (08)
  • [25] Performance Enhancement of Metal Floating Gate Memory By Using a Bandgap Engineered High-k Tunneling Barrier
    Jiang, Dandan
    Jin, Lei
    Xia, Zhiliang
    Chen, Guoxing
    Zou, Xingqi
    Zhang, Yu
    Tang, Zhaoyun
    Huo, Zongliang
    DIELECTRICS FOR NANOSYSTEMS 7: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING, 2016, 72 (02): : 51 - 55
  • [26] Reliability of Metal Gate / High-k devices and its impact on CMOS technology scaling
    Andreas Kerber
    MRS Advances, 2017, 2 (52) : 2973 - 2982
  • [27] Material and electrical characterization of stackable planar polysilicon TFT flash memory cell with metal nanocrystals and high-k dielectrics
    Lee, Jaegoo
    Cha, Judy J.
    Barron, Sara C.
    Muller, David A.
    van Dover, R. Bruce
    Amponsah, Ebenezer K.
    Hou, Tuo-Hung
    Raza, Hassan
    Kan, Edwin C.
    2008 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2008, : 39 - +
  • [28] Impact of WFV on electrical parameters due to high-k/metal gate in SiGe channel tunnel FET
    Saha, Rajesh
    Bhowmick, Brinda
    Baishya, Srimanta
    MICROELECTRONIC ENGINEERING, 2019, 214 : 1 - 4
  • [29] The Impact of TiN Barrier on the NBTI in an Advanced High-k Metal-gate p-channel MOSFET
    Huang, D. -C.
    Hsieh, E. Ray
    Gong, J.
    Huang, C. -F.
    Chung, Steve S.
    2017 IEEE 24TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2017,
  • [30] Impact of charge trapping on the voltage acceleration of TDDB in metal gate/high-k n-channel MOSFETs
    Kerber, A.
    Vayshenker, A.
    Lipp, D.
    Nigam, T.
    Cartier, E.
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 369 - 372