An efficient method for comprehensive modeling and parasitic extraction of cylindrical through-silicon vias in 3D ICs

被引:0
|
作者
姚蔷 [1 ]
叶佐昌 [1 ]
喻文健 [2 ]
机构
[1] Institute of Microelectronics, Tsinghua University
[2] Department of Computer Science and Technology, Tsinghua University
基金
中国国家自然科学基金;
关键词
3D IC; through silicon via(TSV); parasitic extraction; floating random walk algorithm; metal–oxide–semiconductor(MOS) capacitance;
D O I
暂无
中图分类号
TN401 [理论];
学科分类号
摘要
To build an accurate electric model for through-silicon vias(TSVs) in 3D integrated circuits(ICs),a resistance and capacitance(RC) circuit model and related efficient extraction technique are proposed.The circuit model takes both semiconductor and electrostatic effects into account,and is valid for low and medium signal frequencies.The electrostatic capacitances are extracted with a floating random walk based algorithm,and are then combined with the voltage-dependent semiconductor capacitances to form the equivalent circuit.Compared with the method used in Synopsys’ s Sdevice,which completely simulates the electro/semiconductor effects,the proposed method is more efficient and is able to handle the general TSV layout as well.For several TSV structures,the experimental results validate the accuracy of the proposed method for the frequency range from 10 kHz to1 GHz.The proposed method demonstrated 47 × speedup over the Sdevice for the largest 9-TSV case.
引用
收藏
页码:154 / 160
页数:7
相关论文
共 50 条
  • [21] Charge-Trap-Free Polymer-Liner Through-Silicon Vias for Reliability Improvement of 3D ICs
    Kino, Hisashi
    Lee, Sungho
    Sugawara, Yohei
    Fukushima, Takafumi
    Tanaka, Tetsu
    2018 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2018, : 135 - 137
  • [22] Compact AC Modeling and Analysis of Cu, W, and CNT based Through-Silicon Vias (TSVs) in 3-D ICs
    Xu, Chuan
    Li, Hong
    Suaya, Roberto
    Banerjee, Kaustav
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 487 - +
  • [23] Efficient Transient Thermal Simulation of 3D ICs with Liquid-Cooling and Through Silicon Vias
    Fourmigue, Alain
    Beltrame, Giovanni
    Nicolescu, Gabriela
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [24] Efficient Thermal Simulation for 3-D IC With Thermal Through-Silicon Vias
    Oh, Dongkeun
    Chen, Charlie Chung Ping
    Hu, Yu Hen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (11) : 1767 - 1771
  • [25] Electrical Modeling of Carbon Nanotube Based Through-Silicon Vias for Three-dimensional ICs
    Zheng, J.
    Gao, X.
    Zhao, W. -S.
    Wang, G.
    2016 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS), 2016, : 2594 - 2597
  • [26] Effect of Scaling Copper Through-Silicon Vias on Stress and Reliability for 3D Interconnects
    Spinella, Laura
    Park, Miseok
    Im, Jang-Hi
    Ho, Paul
    Tamura, Nobumichi
    Jiang, Tengfei
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 80 - 82
  • [27] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    方孺牛
    孙新
    缪旻
    金玉丰
    Journal of Semiconductors, 2016, 37 (10) : 97 - 102
  • [28] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    Fang Runiu
    Sun Xin
    Miao Min
    Jin Yufeng
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (10)
  • [29] Combined Symbol Error Correction and Spare Through-Silicon Vias for 3D Memories
    Garcia-Herrero, Francisco
    Sanchez-Macian, Alfonso
    Maestro, Juan Antonio
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (04) : 2139 - 2145
  • [30] System-in-package integration of passives using 3D through-silicon vias
    Roozeboom, F.
    Dekkers, W.
    Lamy, Y.
    Klootwijk, J. H.
    van Grunsven, E.
    Kim, H. -D.
    SOLID STATE TECHNOLOGY, 2008, 51 (05) : 38 - +