An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer

被引:0
|
作者
李鹏程 [1 ]
罗小蓉 [1 ]
罗尹春 [1 ]
周坤 [1 ]
石先龙 [1 ]
张彦辉 [1 ]
吕孟山 [1 ]
机构
[1] State Key Laboratory of Electronic Thin Films and Integrated Devices, University of Electronic Science and Technology of China
基金
中国国家自然科学基金;
关键词
trench; U-shaped gate; specific on-resistance; breakdown voltage;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
0805 ; 080501 ; 080502 ; 080903 ;
摘要
An ultra-low specific on-resistance(Ron,sp) oxide trench-type silicon-on-insulator(SOI) lateral double-diffusion metal–oxide semiconductor(LDMOS) with an enhanced breakdown voltage(BV) is proposed and investigated by simulation. There are two key features in the proposed device: one is a U-shaped gate around the oxide trench, which extends from source to drain(UG LDMOS); the other is an N pillar and P pillar located in the trench sidewall. In the on-state, electrons accumulate along the U-shaped gate, providing a continuous low resistance current path from source to drain. The Ron,sp is thus greatly reduced and almost independent of the drift region doping concentration. In the off-state, the N and P pillars not only enhance the electric field(E-field) strength of the trench oxide, but also improve the E-field distribution in the drift region, leading to a significant improvement in the BV. The BV of 662 V and Ron,sp of 12.4 m?·cm2are achieved for the proposed UG LDMOS. The BV is increased by 88.6% and the Ron,sp is reduced by 96.4%, compared with those of the conventional trench LDMOS(CT LDMOS), realizing the state-of-the-art trade-off between BV and Ron,sp.
引用
收藏
页码:403 / 408
页数:6
相关论文
共 50 条
  • [21] A low on-resistance SOI LDMOS using a trench gate and a recessed drain
    葛锐
    罗小蓉
    蒋永恒
    周坤
    王沛
    王琦
    王元刚
    张波
    李肇基
    半导体学报, 2012, 33 (07) : 43 - 46
  • [22] Study of ultra-low specific on-resistance and high breakdown voltage SOI LDMOS based on electron accumulation effect
    Lyu, Haitao
    Dai, Hongli
    Wang, Luoxin
    Hu, Hongchao
    Xue, Yuming
    Qian, Tu
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [23] Extended Trench Gate Superjunction Lateral Power MOSFET for Ultra-Low Specific on-Resistance and High Breakdown Voltage
    Cho, Doohyung
    Kim, Kwangsoo
    ETRI JOURNAL, 2014, 36 (05) : 829 - 834
  • [24] Simulation-based performance analysis of an ultra-low specific on-resistance trench SOI LDMOS with a floating vertical field plate
    Kun Cheng
    Shengdong Hu
    Yuyu Jiang
    Qi Yuan
    Dong Yang
    Ye Huang
    Jianmei Lei
    Zhi Lin
    Xichuan Zhou
    Fang Tang
    Journal of Computational Electronics, 2017, 16 : 83 - 89
  • [25] Simulation-based performance analysis of an ultra-low specific on-resistance trench SOI LDMOS with a floating vertical field plate
    Cheng, Kun
    Hu, Shengdong
    Jiang, Yuyu
    Yuan, Qi
    Yang, Dong
    Huang, Ye
    Lei, Jianmei
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (01) : 83 - 89
  • [26] A low on-resistance triple RESURF SOT LDMOS with planar and trench gate integration
    Luo Xiao-Rong
    Yao Guo-Liang
    Zhang Zheng-Yuan
    Jiang Yong-Heng
    Zhou Kun
    Wang Pei
    Wang Yuan-Gang
    Lei Tian-Fei
    Zhang Yun-Xuan
    Wei Jie
    CHINESE PHYSICS B, 2012, 21 (06)
  • [27] A low on-resistance triple RESURF SOI LDMOS with planar and trench gate integration
    罗小蓉
    姚国亮
    张正元
    蒋永恒
    周坤
    王沛
    王元刚
    雷天飞
    张云轩
    魏杰
    ChinesePhysicsB, 2012, 21 (06) : 564 - 568
  • [28] Ultra-low specific on-resistance VDMOS with a step oxide-bypassed trench structure
    Key Laboratory of Wide Band-Gap Semiconductor Materials and Devices, School of Microelectronics, Xidian University, Xi'an 710071, China
    不详
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (04): : 677 - 681
  • [29] An Ultra-Low Specific ON-Resistance LDMOST With Self-Driven Split Gate
    Du, Wenfang
    Lyu, Xinjiang
    Wai Tung Ng
    Chen, Xingbi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (04) : 1230 - 1234
  • [30] SJ-LDMOS with high breakdown voltage and ultra-low on-resistance
    Chen, W.
    Zhang, B.
    Li, Z.
    ELECTRONICS LETTERS, 2006, 42 (22) : 1314 - 1316