A 14.5 GHz Dual-Core Noise-Circulating CMOS VCO with Tripler Transformer Coupling, Achieving-123.6 dBc/Hz Phase Noise at 1MHz Offset

被引:1
|
作者
Liao, Xingyue [1 ]
Guo, Benqing [1 ]
Wang, Huifen [2 ]
机构
[1] Chengdu Univ Informat Technol, Chengdu, Peoples R China
[2] Henan Univ Technol, Zhengzhou, Peoples R China
关键词
three-coil transformer; multi-core VCO; phase noise; noise circulating; MIXERS;
D O I
10.1109/MWSCAS60917.2024.10658841
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A low phase noise voltage-controlled oscillator topology is proposed in this paper. Based on three-coil transformer coupling, the oscillator is kept in class-F low noise mode; The coupling of the three-coil transformer forms a noise-circulating structure at the source of the tail current transistor to reduce the noise of the transistor. The VCO is extended from single-core to dual-core to achieve further reduction of phase noise. In addition, transformer three-coil coupling structure is not only used for pMOS tail transistor current control, but also can eliminate the common mode parasitic capacitance of traditional common source structure to avoid common mode oscillation. Based on the standard TSMC 65 nm CMOS process, simulation results show that the phase noise obtained at 1 MHz offset is -123.6 dBc/Hz, and the FoM is 191 dBc/Hz. The core area of the circuit is 0.06 mm(2), and the current consumption is 30.75 mA under the supply voltage of 1.2 V.
引用
收藏
页码:377 / 381
页数:5
相关论文
共 46 条
  • [41] A 1.5-2.56-GHz TDC-Assisted Fast-Locking Wideband Fractional-N CPPLL With Phase Noise of $-$ 138 dBc/Hz at 1-MHz Offset Frequency
    Xiang, Ruiyong
    Lu, Yixing
    Luo, Xiao
    Wang, Sifan
    Zhang, Bodong
    Shu, Shengpeng
    Feng, Haigang
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (09): : 1111 - 1114
  • [42] A 15.2-to-18.2GHz Balanced Dual-Core Inverse-Class-F VCO with Q-Enhanced 2nd-Harmonic Resonance Achieving 187-to-188.1dBc/Hz FoM in 28nm CMOS
    Meng, Xi
    Guo, Junqi
    Li, Haoran
    Yin, Jun
    Mak, Pui-In
    Martins, Rui P.
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [43] A Low Power Fully-Integrated 76-81 GHz ADPLL for Automotive Radar Applications with 150 MHz/us FMCW Chirp Rate and-95dBc/Hz Phase Noise at 1 MHz Offset in FDSOI
    Fridi, Ahmed R.
    Zhang, Chi
    Bellaouar, Abdellatif
    Tran, Man
    2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2019, : 327 - 330
  • [44] A Stacked-Complementary 5 GHz Oscillator With Even-Only Differential Harmonic Shaping Achieving-150 dBc/Hz Phase Noise at 10-MHz Offset Using Body-Biased Thin-Oxide 22-nm FDSOI
    El-Aassar, Omar
    Rebeiz, Gabriel M.
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 98 - 101
  • [45] An Inverse-Class-F CMOS VCO with Intrinsic-High-Q 1st-and 2nd-Harmonic Resonances for 1/f2-to-1/f3 Phase-Noise Suppression Achieving 196.2dBc/Hz FOM
    Lim, Chee-Cheow
    Yin, Jun
    Mak, Pui-In
    Ramiah, Harikrishnan
    Martins, Rui P.
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 374 - +
  • [46] A X-band frequency synthesizer with 2-bit control mode is implemented in standard 0.18-μm 1P6M CMOS process. A cascoded topology of voltage control oscillator (VCO) and first stage current mode logic (CML) divider is adopted for current reuse, low power, and robust tracking between VCO and the frequency divider. The measured in-band phase noise of the synthesizer is-75.06 dBc/Hz at a frequency offset of 100 kHz and out-of-band phase noise is-119.8 dBc/Hz at a frequency offset of 10 MHz. The total power consumption is 36.75 mW. The chip size is 0.745 x 0.76mm2.
    Tsai, Jeng-Han
    Chao, Chia-Hsiang
    Shih, Hung-Da
    2012 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC 2012), 2012, : 1226 - 1228