共 46 条
- [41] A 1.5-2.56-GHz TDC-Assisted Fast-Locking Wideband Fractional-N CPPLL With Phase Noise of $-$ 138 dBc/Hz at 1-MHz Offset Frequency IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (09): : 1111 - 1114
- [42] A 15.2-to-18.2GHz Balanced Dual-Core Inverse-Class-F VCO with Q-Enhanced 2nd-Harmonic Resonance Achieving 187-to-188.1dBc/Hz FoM in 28nm CMOS IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
- [43] A Low Power Fully-Integrated 76-81 GHz ADPLL for Automotive Radar Applications with 150 MHz/us FMCW Chirp Rate and-95dBc/Hz Phase Noise at 1 MHz Offset in FDSOI 2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2019, : 327 - 330
- [44] A Stacked-Complementary 5 GHz Oscillator With Even-Only Differential Harmonic Shaping Achieving-150 dBc/Hz Phase Noise at 10-MHz Offset Using Body-Biased Thin-Oxide 22-nm FDSOI IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 98 - 101
- [45] An Inverse-Class-F CMOS VCO with Intrinsic-High-Q 1st-and 2nd-Harmonic Resonances for 1/f2-to-1/f3 Phase-Noise Suppression Achieving 196.2dBc/Hz FOM 2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 374 - +
- [46] A X-band frequency synthesizer with 2-bit control mode is implemented in standard 0.18-μm 1P6M CMOS process. A cascoded topology of voltage control oscillator (VCO) and first stage current mode logic (CML) divider is adopted for current reuse, low power, and robust tracking between VCO and the frequency divider. The measured in-band phase noise of the synthesizer is-75.06 dBc/Hz at a frequency offset of 100 kHz and out-of-band phase noise is-119.8 dBc/Hz at a frequency offset of 10 MHz. The total power consumption is 36.75 mW. The chip size is 0.745 x 0.76mm2. 2012 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC 2012), 2012, : 1226 - 1228