An Energy-Efficient Low-Voltage SRAM-based Charge Recovery Logic Near-Memory-Computing Macro for Edge Computing

被引:0
|
作者
Shen, Zixuan [1 ]
Huang, Lei [1 ]
Zhao, Yuansheng [1 ]
Yang, Keyi [2 ]
Wang, Jipeng [1 ]
Liu, Bingqiang [1 ]
Dong, Boyi [3 ]
Wei, Zhengzhe [3 ]
Zheng, Yuanjin [3 ]
Wang, Chao [1 ]
机构
[1] Huazhong Univ Sci & Technol, Sch Opt & Elect Informat, Wuhan, Peoples R China
[2] Huazhong Univ Sci & Technol, Sch Integrated Circuits, Wuhan, Peoples R China
[3] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore, Singapore
来源
2024 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY, ICICDT 2024 | 2024年
基金
中国国家自然科学基金;
关键词
near memory computing; charge recovery logic; subthreshold operation; near-threshold operation; SRAM;
D O I
10.1109/ICICDT63592.2024.10717694
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an energy-efficient low-voltage 7T SRAM-based charge recovery logic NMC macro is proposed. Firstly, a weight-stationary NMC macro architecture in dual clock and voltage domains is proposed to save memory energy consumption at near-threshold regime, without sacrificing computing throughput. Secondly, the charge recovery logic at subthreshold regime is also employed to reduce NMC logic energy consumption, while maintaining the computing speed. Simulation results show that the energy efficiency of the proposed 4Kb 7T-SRAM based CRL NMC macro design is around 3.71 TOPS/W, i.e., 6.49x improvement against the baseline design, when accelerating convolutional operations by 1.8 GOPS at 100 MHz with SRAM operating under 0.6 V and CRL computing under 0.4 V.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] SRAM-Based In-Memory Computing Macro Featuring Voltage-Mode Accumulator and Row-by-Row ADC for Processing Neural Networks
    Mu, Junjie
    Kim, Hyunjoon
    Kim, Bongjin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (06) : 2412 - 2422
  • [22] A real-time and energy-efficient SRAM with mixed-signal in-memory computing near CMOS sensors
    Diaz-Madrid, Jose-Angel
    Domenech-Asensi, Gines
    Ruiz-Merino, Ramon
    Zapata-Perez, Juan-Francisco
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2024, 21 (04)
  • [23] STT-MTJ Based Smart Implication for Energy-Efficient Logic-in-Memory Computing
    De Rose, Raffaele
    Zanotti, Tommaso
    Puglisi, Francesco Maria
    Crupi, Felice
    Pavan, Paolo
    Lanuzza, Marco
    SOLID-STATE ELECTRONICS, 2021, 184
  • [24] A Charge-domain 10T SRAM based In-Memory-Computing Macro for Low Energy and Highly Accurate DNN inference
    Kim, Joonhyung
    Park, Jongsun
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 89 - 90
  • [25] Negative Capacitance FET 8T SRAM Computing in-Memory based Logic Design for Energy Efficient AI Edge Devices
    Venn, Birudu
    Kadiyam, Tirumalarao
    Penumalli, Koteswararao
    Japa, Aditya
    Sambatur, Sushma Nirmala
    Gu, Chongyan
    Yellampalli, Siva Sankar
    Vaddi, Ramesh
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [26] SPINTASTIC: Spin-based Stochastic Logic for Energy-efficient Computing
    Venkatesan, Rangharajan
    Venkataramani, Swagath
    Fong, Xuanyao
    Roy, Kaushik
    Raghunathan, Anand
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1575 - 1578
  • [27] TensorCache: Reconstructing Memory Architecture With SRAM-Based In-Cache Computing for Efficient Tensor Computations in GPGPUs
    Zhang, Yicong
    Wang, Mingyu
    Mai, Yangzhan
    Yu, Zhiyi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (12) : 2030 - 2043
  • [28] Reconfigurable 10T SRAM for Energy-Efficient CAM Operation and In-Memory Computing
    Zhang, Zhang
    Chen, Zhihao
    Wang, Jiedong
    Xie, Guangjun
    Liu, Gang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025,
  • [29] Energy-efficient hardware caching decision using Fuzzy Logic in Mobile Edge Computing
    Mehamel, Sarra
    Slimani, Khaled
    Bouzefrane, Samia
    Daoui, Mehammed
    2018 IEEE 6TH INTERNATIONAL CONFERENCE ON FUTURE INTERNET OF THINGS AND CLOUD WORKSHOPS (W-FICLOUD 2018), 2018, : 237 - 242
  • [30] A 1.97 TFLOPS/W Configurable SRAM-Based Floating-Point Computation-in-Memory Macro for Energy-Efficient AI Chips
    Mai, Yangzhan
    Wang, Mingyu
    Zhang, Chuanghao
    Zhong, Baiqing
    Yu, Zhiyi
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,