Design Space Exploration for Power Delivery Network in Next Generation 3D Heterogeneous Integration Architectures

被引:1
|
作者
Manley, Madison [1 ]
Kaul, Ankit [1 ]
Bakir, Muhannad S. [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
3D power delivery network; IR-drop; chiplets; 3D heterogeneous integration;
D O I
10.1109/ECTC51529.2024.00378
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a power delivery modeling framework for next generation 3D heterogeneous integration architectures that is based on SiO2 reconstituted chiplets. We investigate the design trade-offs for steady-state IR-drop to identify the pros and cons of this emerging architecture and explore methods that can help reduce the maximum IR-drop. Compared to conventional 3D TSV-based architectures, this emerging 3D heterogeneous integration architecture can utilize through-oxide-vias, which can directly connect the top die directly to the package. We analyze the benefits of breaking up the embedded-tier into multiple chiplets and observe a decrease in DC-IR drop up to 10%. We identify the limitations of this advanced technology architecture as a function of power dissipation, number of chiplets embedded in bottom-tier, TOV parameters, and hotspot location.
引用
收藏
页码:2223 / 2228
页数:6
相关论文
共 50 条
  • [21] An exploration of 3d printing design space inspired by masonry
    Carneau, Paul
    Mesnil, Romain
    Roussel, Nicolas
    Baverel, Olivier
    IASS 60TH ANNIVERSARY SYMPOSIUM (IASS SYMPOSIUM 2019) - 9TH INTERNATIONAL CONFERENCE ON TEXTILE COMPOSITES AND INFLATABLE STRUCTURES (STRUCTURAL MEMBRANES 2019), 2019, : 1247 - 1255
  • [22] Design Space Exploration of Next-Generation HPC Machines
    Gomez, Constantino
    Martinez, Francesc
    Armejach, Adria
    Moreto, Miquel
    Mantovani, Filippo
    Casas, Marc
    2019 IEEE 33RD INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS 2019), 2019, : 54 - 65
  • [23] Power and performance analysis of 3D network-on-chip architectures
    Halavar, Bheemappa
    Talawar, Basavaraj
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 83
  • [24] 3DNN-Xplorer: A Machine Learning Framework for Design Space Exploration of Heterogeneous 3D DNN Accelerators
    Murali, Gauthaman
    Iyer, Aditya
    Ravichandran, Navneeth
    Lim, Sung Kyu
    2023 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2023,
  • [25] 3D Heterogeneous Integration for Analog
    Samoilov, Arkadii V.
    Tran, Khanh
    Kerness, Nicole
    Jones, Joy
    McNally, Peter
    Barnett, Stanley
    Parent, Tyler
    Ellul, Joseph
    Srivastava, Anu
    Ikeuchi, Kiyoko
    Wang, Tie
    Zhou, Tiao
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [26] Path to 3D Heterogeneous Integration
    Green, Daniel S.
    Dohrman, Carl L.
    Demmin, Jeffrey
    Chang, Tsu-Hsi
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [27] Heterogeneous Integration with 3D Chiplets
    Kulkarni, Deepak
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [28] 3D Packaging for Heterogeneous Integration
    Agarwal, Rahul
    Cheng, Patrick
    Shah, Priyal
    Wilkerson, Brett
    Swaminathan, Raja
    Wuu, John
    Mandalapu, Chandrasekhar
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1103 - 1107
  • [29] EMI Performance of Power Delivery Networks in 3D TSV Integration
    Araga, Yuuki
    Nagata, Makoto
    Miura, Noriyuki
    Ikeda, Hiroaki
    Kikuchi, Katsuya
    PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY - EMC EUROPE, 2016, : 428 - 433
  • [30] SimEvents Based High Level Early Design Space Exploration and Modeling of a 3D Network on Chip
    Mediouni, Nejib
    Ben Abid, Samir
    Kallel, Oussama
    Hasnaoui, Salem
    2015 10TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2015, : 157 - 158