Securet3d: An Adaptive, Secure, and Fault-Tolerant Aware Routing Algorithm for Vertically-Partially Connected 3D-NoC

被引:0
|
作者
da Silva, Alexandre Almeida [1 ]
Nogueira, Lucas [1 ]
Coelho, Alexandre [1 ]
Silveira, Jarbas A. N. [1 ]
Marcon, Cesar [2 ]
机构
[1] Univ Fed Ceara UFC, Lab Comp Syst Engn LESC, BR-60355636 Fortaleza, Brazil
[2] Pontifical Catholic Univ Rio Grande do Sul PUCRS, Sch Polytech, BR-90619900 Porto Alegre, Brazil
关键词
Routing; Through-silicon vias; Security; Fault tolerant systems; Fault tolerance; Three-dimensional displays; Elevators; System recovery; Internet of Things; Very large scale integration; 3-D network-on-chip (3D-NoC); fault-tolerant routing algorithm; security path; through-silicon via (TSV); vertically-partially connected 3D-NoC; 3-DIMENSIONAL NETWORKS; ON-CHIP; PERFORMANCE;
D O I
10.1109/TVLSI.2024.3500575
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiprocessor systems-on-chip (MPSoCs) based on 3-D networks-on-chip (3D-NoCs) are crucial architectures for robust parallel computing, efficiently sharing resources across complex applications. To ensure the secure operation of these systems, it is essential to implement adaptive, fault-tolerant mechanisms capable of protecting sensitive data. This work proposes the Securet3d routing algorithm, which establishes secure data paths in fault-tolerant 3D-NoCs. Our approach enhances the Reflect3d algorithm by introducing a detailed scheme for mapping secure paths and improving the system's ability to withstand faults. To validate its effectiveness, we compare Securet3d with three other fault-tolerant routing algorithms for vertically-partially connected 3D-NoCs. All algorithms were implemented in SystemVerilog and evaluated through simulation using ModelSim and hardware synthesis with Cadence's Genus tool. Experimental results show that Securet3d reduces latency and enhances cost-effectiveness compared with other approaches. When implemented with a 28-nm technology library, Securet3d demonstrates minimal area and energy overhead, indicating scalability and efficiency. Under denial-of-service (DoS) attacks, Securet3d maintains basically unaltered average packet latencies on 70, 90, and 29 clock cycles for uniform random, bit-complement, and shuffle traffic, significantly lower than those of other algorithms without including security mechanisms (5763, 4632, and 3712 clock cycles in average, respectively). These results highlight the superior security, scalability, and adaptability of Securet3d for complex communication systems.
引用
收藏
页码:275 / 287
页数:13
相关论文
共 50 条
  • [31] RLARA: A TSV-Aware Reinforcement Learning Assisted Fault-Tolerant Routing Algorithm for 3D Network-on-Chip
    Jiao, Jiajia
    Shen, Ruirui
    Chen, Lujian
    Liu, Jin
    Han, Dezhi
    Witczak, Marcin
    ELECTRONICS, 2023, 12 (23)
  • [32] Fault-Tolerant Spiking Neural Network Mapping Algorithm and Architecture to 3D-NoC-Based Neuromorphic Systems
    Yerima, Williams Yohanna
    Ikechukwu, Ogbodo Mark
    Dang, Khanh N.
    Ben Abdallah, Abderazek
    IEEE ACCESS, 2023, 11 : 52429 - 52443
  • [33] A Thermal-Aware On-Line Fault Tolerance Method for TSV Lifetime Reliability in 3D-NoC Systems
    Dang, Khanh N.
    Ahmed, Akram Ben
    Abdallah, Abderazek Ben
    Tran, Xuan-Tu
    IEEE ACCESS, 2020, 8 (08) : 166642 - 166657
  • [34] ERFAN: Efficient Reconfigurable Fault-Tolerant Deflection Routing Algorithm for 3-D Network-on-Chip
    Maabi, Somayeh
    Safaei, Farshad
    Rezaei, Amin
    Daneshtalab, Masoud
    Zhao, Dan
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 306 - 311
  • [35] An Adaptive Routing Algorithm for 3D Mesh NoC with Limited Vertical Bandwidth
    Zhu, Mingyang
    Lee, Jinho
    Choi, Kiyoung
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 18 - 23
  • [36] Elevator-First: A Deadlock-Free Distributed Routing Algorithm for Vertically Partially Connected 3D-NoCs
    Dubois, Florentine
    Sheibanyrad, Abbas
    Petrot, Frederic
    Bahmani, Maryam
    IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (03) : 609 - 615
  • [37] Hybrid artificial humming bird and coati optimization algorithm fostered power aware application mapping in 3D-NoC system
    M. Madhini
    B. R. Tapas Bapu
    Wireless Networks, 2025, 31 (4) : 3517 - 3531
  • [38] Graceful deadlock-free fault-tolerant routing algorithm for 3D Network-on-Chip architectures
    Ben Ahmed, Akram
    Ben Abdallah, Abderazek
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2014, 74 (04) : 2229 - 2240
  • [39] An efficient adaptive routing algorithm for the Co-optimization of fault tolerance and congestion awareness based on 3D NoC
    Li, Jiao
    Qin, Chaoqun
    Sun, Xuecheng
    MICROELECTRONICS JOURNAL, 2023, 142
  • [40] LOFT: A low-overhead fault-tolerant routing scheme for 3D NoCs
    Zhou, Jun
    Li, Huawei
    Wang, Tiancheng
    Li, Xiaowei
    INTEGRATION-THE VLSI JOURNAL, 2016, 52 : 41 - 50