Design of GaN-on-Silicon Power-Rail ESD Clamp Circuit With Ultralow Leakage Current and Dynamic Timing-Voltage Detection Function

被引:0
|
作者
Ke, Chao-Yang [1 ]
Ker, Ming-Dou [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
Electrostatic discharges; Voltage; MODFETs; HEMTs; Leakage currents; Clamps; Transient analysis; Low voltage; Art; Resistors; Electrostatic discharge (ESD); enhancement-mode high electron mobility transistor (E-HEMT); ESD protection; GaN; HEMT; power-rail ESD clamp circuit;
D O I
10.1109/TED.2025.3529405
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A power-rail electrostatic discharge (ESD) clamp circuit for monolithic GaN-based integrated circuits (ICs) with ultralow leakage current and dynamic timing-voltage detection function was proposed, which has been successfully verified in a 0.5-mu m GaN-on-Si process. The standby leakage current is only 0.8 nA. With the voltage detection, the proposed ESD clamp circuit can only be triggered by ESD events, and cannot be falsely triggered during fast power-on conditions. The experimental results demonstrate that the human-body-model (HBM) ESD robustness of the proposed design can be achieved over 6 kV. The triggered voltage of the ESD clamp circuit is flexible by adjusting the number of diode-connected high electron mobility transistors (HEMTs), so it can be utilized in different voltage ratings of V-cc.
引用
收藏
页码:1066 / 1074
页数:9
相关论文
共 46 条
  • [1] Fully Integrated GaN-on-Silicon Power-Rail ESD Clamp Circuit Without Transient Leakage Current During Normal Power-on Operation
    Wang, Wei-Cheng
    Ker, Ming-Dou
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 760 - 769
  • [2] Design of Power-Rail ESD Clamp With Dynamic Timing-Voltage Detection Against False Trigger During Fast Power-ON Events
    Chen, Jie-Ting
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (03) : 838 - 846
  • [3] Power-Rail ESD Clamp Circuit With Ultralow Standby Leakage Current and High Area Efficiency in Nanometer CMOS Technology
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (10) : 2626 - 2634
  • [4] PMOS-based power-rail ESD clamp circuit with adjustable holding voltage controlled by ESD detection circuit
    Yeh, Chih-Ting
    Ker, Ming-Dou
    MICROELECTRONICS RELIABILITY, 2013, 53 (02) : 208 - 214
  • [5] Design of Power-Rail ESD Clamp Circuit With Ultra-Low Standby Leakage Current in Nanoscale CMOS Technology
    Wang, Chang-Tzu
    Ker, Ming-Dou
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) : 956 - 964
  • [6] On the Design of Power-Rail ESD Clamp Circuit with Consideration of Gate Leakage Current in 65-nm Low-Voltage CMOS Process
    Ker, Ming-Dou
    Chiu, Po-Yen
    Tsai, Fu-Yi
    Chang, Yeong-Jar
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2281 - +
  • [7] Design of high-voltage-tolerant power-rail ESD clamp circuit in low-voltage CMOS processes
    Ker, Ming-Dou
    Wang, Chang-Tzu
    Tang, Tien-Hao
    Su, Kuan-Cbeng
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 594 - +
  • [8] Power-Rail ESD Clamp Circuit With Diode-String ESD Detection to Overcome the Gate Leakage Current in a 40-nm CMOS Process
    Altolaguirre, Federico Agustin
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (10) : 3500 - 3507
  • [9] All-nMOS Power-Rail ESD Clamp Circuit With Compact Area and Low Leakage
    Hsieh, Chia-You
    Lin, Chun-Yu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (09) : 5205 - 5211
  • [10] Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in Nanoscale Low-Voltage CMOS Process
    Chiu, Po-Yen
    Ker, Ming-Dou
    Tsai, Fu-Yi
    Chang, Yeong-Jar
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 750 - +